~funderscore blog cgit wiki get in touch
aboutsummaryrefslogtreecommitdiff
blob: 81aff17e31d5fecbf670a90163f443d375b99eb5 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
// SPDX-License-Identifier: GPL-2.0+
/*
 * Copyright (C) 2018-2021 Marvell International Ltd.
 */

#include "cn9130-db-A.dts"
#include "cn9131-db.dtsi"

/ {
	model = "Marvell CN9131 development board (CP NOR) setup(A)";
	compatible = "marvell,cn9131-db", "marvell,armada-ap806-quad",
		     "marvell,armada-ap806";
};

&cp1_comphy {
	/* Serdes Configuration:
	 *	Lane 0: PCIe0 (x2)
	 *	Lane 1: PCIe0 (x2)
	 *	Lane 2: unconnected
	 *	Lane 3: USB1
	 *	Lane 4: SFP (port 0)
	 *	Lane 5: SATA1
	 */
	phy0 {
		phy-type = <COMPHY_TYPE_PEX0>;
	};
	phy1 {
		phy-type = <COMPHY_TYPE_PEX0>;
	};
	phy2 {
		phy-type = <COMPHY_TYPE_UNCONNECTED>;
	};
	phy3 {
		phy-type = <COMPHY_TYPE_USB3_HOST1>;
	};
	phy4 {
		phy-type = <COMPHY_TYPE_SFI0>;
		phy-speed = <COMPHY_SPEED_10_3125G>;
	};
	phy5 {
		phy-type = <COMPHY_TYPE_SATA1>;
	};
};

&cp1_ethernet {
	status = "okay";
};

/* CON50 */
&cp1_eth0 {
	status = "okay";
	phy-mode = "sfi"; /* lane-4 */
	marvell,sfp-tx-disable-gpio = <&cp1_gpio0 9 GPIO_ACTIVE_HIGH>;
};