~funderscore blog cgit wiki get in touch
aboutsummaryrefslogtreecommitdiff
blob: 34e7db3da6545f7b65922a1a825888fb2e222bd5 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
1387
1388
1389
1390
1391
1392
1393
1394
1395
1396
1397
1398
1399
1400
1401
1402
1403
1404
1405
1406
1407
1408
1409
1410
1411
1412
1413
1414
1415
1416
1417
1418
1419
1420
1421
1422
1423
1424
1425
1426
1427
1428
1429
1430
1431
1432
1433
1434
1435
1436
1437
1438
1439
1440
1441
1442
1443
1444
1445
1446
1447
1448
1449
1450
1451
1452
1453
1454
1455
1456
1457
1458
1459
1460
1461
1462
1463
1464
1465
1466
1467
1468
1469
1470
1471
1472
1473
1474
1475
1476
1477
1478
1479
1480
1481
1482
1483
1484
1485
1486
1487
1488
1489
1490
1491
1492
1493
1494
1495
1496
1497
1498
1499
1500
1501
1502
1503
1504
1505
1506
1507
1508
1509
1510
1511
1512
1513
1514
1515
1516
1517
1518
1519
1520
1521
1522
1523
1524
1525
1526
1527
1528
1529
1530
1531
1532
1533
1534
1535
1536
1537
1538
1539
1540
1541
1542
1543
1544
1545
1546
1547
1548
1549
1550
1551
1552
1553
1554
1555
1556
1557
1558
1559
1560
1561
1562
1563
1564
1565
1566
1567
1568
1569
1570
1571
1572
1573
1574
1575
1576
1577
1578
1579
1580
1581
1582
1583
1584
1585
1586
1587
1588
1589
1590
1591
1592
1593
1594
1595
1596
1597
1598
1599
1600
1601
1602
1603
1604
1605
1606
1607
1608
1609
1610
1611
1612
1613
1614
1615
1616
1617
1618
1619
1620
1621
1622
1623
1624
1625
1626
1627
1628
1629
1630
1631
1632
1633
1634
1635
1636
1637
1638
1639
1640
1641
1642
1643
1644
1645
1646
1647
1648
1649
1650
1651
1652
1653
1654
1655
1656
1657
1658
1659
1660
1661
1662
1663
1664
1665
1666
1667
1668
1669
1670
1671
1672
1673
1674
1675
1676
1677
1678
1679
1680
1681
1682
1683
1684
1685
1686
1687
1688
1689
1690
1691
1692
1693
1694
1695
1696
1697
1698
1699
1700
1701
1702
1703
1704
1705
1706
1707
1708
1709
1710
1711
1712
1713
1714
1715
1716
1717
1718
1719
1720
1721
1722
1723
1724
1725
1726
1727
1728
1729
1730
1731
1732
1733
1734
1735
1736
1737
1738
1739
1740
1741
1742
1743
1744
1745
1746
1747
1748
1749
1750
1751
1752
1753
1754
1755
1756
1757
1758
1759
1760
1761
1762
1763
1764
1765
1766
1767
1768
1769
1770
1771
1772
1773
1774
1775
1776
1777
1778
1779
1780
1781
1782
1783
1784
1785
1786
1787
1788
1789
1790
1791
1792
1793
1794
1795
1796
1797
1798
1799
1800
1801
1802
1803
1804
1805
1806
1807
1808
1809
1810
1811
1812
1813
1814
1815
1816
1817
1818
1819
1820
1821
1822
1823
1824
1825
1826
1827
1828
1829
1830
1831
1832
1833
1834
1835
1836
1837
1838
1839
1840
1841
1842
1843
1844
1845
1846
1847
1848
1849
1850
1851
1852
1853
1854
1855
1856
1857
1858
1859
1860
1861
1862
1863
1864
1865
1866
1867
1868
1869
1870
1871
1872
1873
1874
1875
1876
1877
1878
1879
1880
1881
1882
1883
1884
1885
1886
1887
1888
1889
1890
1891
1892
1893
1894
1895
1896
1897
1898
1899
1900
1901
1902
1903
1904
1905
1906
1907
1908
1909
1910
1911
1912
1913
1914
1915
1916
1917
1918
1919
1920
1921
1922
1923
1924
1925
1926
1927
1928
1929
1930
1931
1932
1933
1934
1935
1936
1937
1938
1939
1940
1941
1942
1943
1944
1945
1946
1947
1948
1949
1950
1951
1952
1953
1954
1955
1956
1957
1958
1959
1960
1961
1962
1963
1964
1965
1966
1967
1968
1969
1970
1971
1972
1973
1974
1975
1976
1977
1978
1979
1980
1981
1982
1983
1984
1985
1986
1987
1988
1989
1990
1991
1992
1993
1994
1995
1996
1997
1998
1999
2000
2001
2002
2003
2004
2005
2006
2007
2008
2009
2010
2011
2012
2013
2014
2015
2016
2017
2018
2019
2020
2021
2022
2023
2024
2025
2026
2027
2028
2029
2030
2031
2032
2033
2034
2035
2036
2037
2038
2039
2040
2041
2042
2043
2044
2045
2046
2047
2048
2049
2050
2051
2052
2053
2054
2055
2056
2057
2058
2059
2060
2061
2062
2063
2064
2065
2066
2067
2068
2069
2070
2071
2072
2073
2074
2075
2076
2077
2078
2079
2080
2081
2082
2083
2084
2085
2086
2087
2088
2089
2090
2091
2092
2093
2094
2095
2096
2097
2098
2099
2100
2101
2102
2103
2104
2105
2106
2107
2108
2109
2110
2111
2112
2113
2114
2115
2116
2117
2118
2119
2120
2121
2122
2123
2124
2125
2126
2127
2128
2129
2130
2131
2132
2133
2134
2135
2136
2137
2138
2139
2140
2141
2142
2143
2144
2145
2146
2147
2148
2149
2150
2151
2152
2153
2154
2155
2156
2157
2158
2159
2160
2161
2162
2163
2164
2165
2166
2167
2168
2169
2170
2171
2172
2173
2174
2175
2176
2177
2178
2179
2180
2181
2182
2183
2184
2185
2186
2187
2188
2189
2190
2191
2192
2193
2194
2195
2196
2197
2198
2199
2200
2201
2202
2203
2204
2205
2206
2207
2208
2209
2210
2211
2212
2213
2214
2215
2216
2217
2218
2219
2220
2221
2222
2223
2224
2225
2226
2227
2228
2229
2230
2231
2232
2233
2234
2235
2236
2237
2238
2239
2240
2241
2242
2243
2244
2245
2246
2247
2248
2249
2250
2251
2252
2253
2254
2255
2256
2257
2258
2259
2260
2261
2262
2263
2264
2265
2266
2267
2268
2269
2270
2271
2272
2273
2274
2275
2276
2277
2278
2279
2280
2281
2282
2283
2284
2285
2286
2287
2288
2289
2290
2291
2292
2293
2294
2295
2296
2297
2298
2299
2300
2301
2302
2303
2304
2305
2306
2307
2308
2309
2310
2311
2312
2313
2314
2315
2316
2317
2318
2319
2320
2321
2322
2323
2324
2325
2326
2327
2328
2329
2330
2331
2332
2333
2334
2335
2336
2337
2338
2339
2340
2341
2342
2343
2344
2345
2346
2347
2348
2349
2350
2351
2352
2353
2354
2355
2356
2357
2358
2359
2360
2361
2362
2363
2364
2365
2366
2367
2368
2369
2370
2371
2372
2373
2374
2375
2376
2377
2378
2379
2380
2381
2382
2383
2384
2385
2386
2387
2388
2389
2390
2391
2392
2393
2394
2395
2396
2397
2398
2399
2400
2401
2402
2403
2404
2405
2406
2407
2408
2409
2410
2411
2412
2413
2414
2415
2416
2417
2418
2419
2420
2421
2422
2423
2424
2425
2426
2427
2428
2429
2430
2431
2432
2433
2434
2435
2436
2437
2438
2439
2440
2441
2442
2443
2444
2445
2446
2447
2448
2449
2450
2451
2452
2453
2454
2455
2456
2457
2458
2459
2460
2461
2462
2463
2464
2465
2466
2467
2468
2469
2470
2471
2472
2473
2474
2475
2476
2477
2478
2479
2480
2481
2482
2483
2484
2485
2486
2487
2488
2489
2490
2491
2492
2493
2494
2495
2496
2497
2498
2499
2500
2501
2502
2503
2504
2505
2506
2507
2508
2509
2510
2511
2512
2513
2514
2515
2516
2517
2518
2519
2520
2521
2522
2523
2524
2525
2526
2527
2528
2529
2530
2531
2532
2533
2534
2535
2536
2537
2538
2539
2540
2541
2542
2543
2544
2545
2546
2547
2548
2549
2550
2551
2552
2553
2554
2555
2556
2557
2558
2559
2560
2561
2562
2563
2564
2565
2566
2567
2568
2569
2570
2571
2572
2573
2574
2575
2576
2577
2578
2579
2580
2581
2582
2583
2584
2585
2586
2587
2588
2589
2590
2591
2592
2593
2594
2595
2596
2597
2598
2599
2600
2601
2602
2603
2604
2605
2606
2607
2608
2609
2610
2611
2612
2613
2614
2615
2616
2617
2618
2619
2620
2621
2622
2623
2624
2625
2626
2627
2628
2629
2630
2631
2632
2633
2634
2635
2636
2637
2638
2639
2640
2641
2642
2643
2644
2645
2646
2647
2648
2649
2650
2651
2652
2653
2654
2655
2656
2657
2658
2659
2660
2661
2662
2663
2664
2665
2666
2667
2668
2669
2670
2671
2672
2673
2674
2675
2676
2677
2678
2679
2680
2681
2682
2683
2684
2685
2686
2687
2688
2689
2690
2691
2692
2693
2694
2695
2696
2697
2698
2699
2700
2701
2702
2703
2704
2705
2706
2707
2708
2709
2710
2711
2712
2713
2714
2715
2716
2717
2718
2719
2720
2721
2722
2723
2724
2725
2726
2727
2728
2729
2730
2731
2732
2733
2734
2735
2736
2737
2738
2739
2740
2741
2742
2743
2744
2745
2746
2747
2748
2749
2750
2751
2752
2753
2754
2755
2756
2757
2758
2759
2760
2761
2762
2763
2764
2765
2766
2767
2768
2769
2770
2771
2772
2773
2774
2775
2776
2777
2778
2779
2780
2781
2782
2783
2784
2785
2786
2787
2788
2789
2790
2791
2792
2793
2794
2795
2796
2797
2798
2799
2800
2801
2802
2803
2804
2805
2806
2807
2808
2809
2810
2811
2812
2813
2814
2815
2816
2817
2818
2819
2820
2821
2822
2823
2824
2825
2826
2827
2828
2829
2830
2831
2832
2833
2834
2835
2836
2837
2838
2839
2840
2841
2842
2843
2844
2845
2846
2847
2848
2849
2850
2851
2852
2853
2854
2855
2856
2857
2858
2859
2860
2861
2862
2863
2864
2865
2866
2867
2868
2869
2870
2871
2872
2873
2874
2875
2876
2877
2878
2879
2880
2881
2882
2883
2884
2885
2886
2887
2888
2889
2890
2891
2892
2893
2894
2895
2896
2897
2898
2899
2900
2901
2902
2903
2904
2905
2906
2907
2908
2909
2910
2911
2912
2913
2914
2915
2916
2917
2918
2919
2920
2921
2922
2923
2924
2925
2926
2927
2928
2929
2930
2931
2932
2933
2934
2935
2936
2937
2938
2939
2940
2941
2942
2943
2944
2945
2946
2947
2948
2949
2950
2951
2952
2953
2954
2955
2956
2957
2958
2959
2960
2961
2962
2963
2964
2965
2966
2967
2968
2969
2970
2971
2972
2973
2974
2975
2976
2977
2978
2979
2980
2981
2982
2983
2984
2985
2986
2987
2988
2989
2990
2991
2992
2993
2994
2995
2996
2997
2998
2999
3000
3001
3002
3003
3004
3005
3006
3007
3008
3009
3010
3011
3012
3013
3014
3015
3016
3017
3018
3019
3020
3021
3022
3023
3024
3025
3026
3027
3028
3029
3030
3031
3032
3033
3034
3035
3036
3037
3038
3039
3040
3041
3042
3043
3044
3045
3046
3047
3048
3049
3050
3051
3052
3053
3054
3055
3056
3057
3058
3059
3060
3061
3062
3063
3064
3065
3066
3067
3068
3069
3070
3071
3072
3073
3074
3075
3076
3077
3078
3079
3080
3081
3082
3083
3084
3085
3086
3087
3088
3089
3090
3091
3092
3093
3094
3095
3096
3097
3098
3099
3100
3101
3102
3103
3104
3105
3106
3107
3108
3109
3110
3111
3112
3113
3114
3115
3116
3117
3118
3119
3120
3121
3122
3123
3124
3125
3126
3127
3128
3129
3130
3131
3132
3133
3134
3135
3136
3137
3138
3139
3140
3141
3142
3143
3144
3145
3146
3147
3148
3149
3150
3151
3152
3153
3154
3155
3156
3157
3158
3159
3160
3161
3162
3163
3164
3165
3166
3167
3168
3169
3170
3171
3172
3173
3174
3175
3176
3177
3178
3179
3180
3181
3182
3183
3184
3185
3186
3187
3188
3189
3190
3191
3192
3193
3194
3195
3196
3197
3198
3199
3200
3201
3202
3203
3204
3205
3206
3207
3208
3209
3210
3211
3212
3213
3214
3215
3216
3217
3218
3219
3220
3221
3222
3223
3224
3225
3226
3227
3228
3229
3230
3231
3232
3233
3234
3235
3236
3237
3238
3239
3240
3241
3242
3243
3244
3245
3246
3247
3248
3249
3250
3251
3252
3253
3254
3255
3256
3257
3258
3259
3260
3261
3262
3263
3264
3265
3266
3267
3268
3269
3270
3271
3272
3273
3274
3275
3276
3277
3278
3279
3280
3281
3282
3283
3284
3285
3286
3287
3288
3289
3290
3291
3292
3293
3294
3295
3296
3297
3298
3299
3300
3301
3302
3303
3304
3305
3306
3307
3308
3309
3310
3311
3312
3313
3314
3315
3316
3317
3318
3319
3320
3321
3322
3323
3324
3325
3326
3327
3328
3329
3330
3331
3332
3333
3334
3335
3336
3337
3338
3339
3340
3341
3342
3343
3344
3345
3346
3347
3348
3349
3350
3351
3352
3353
3354
3355
3356
3357
3358
3359
3360
3361
3362
3363
3364
3365
3366
3367
3368
3369
3370
3371
3372
3373
3374
3375
3376
3377
3378
3379
3380
3381
3382
3383
3384
3385
3386
3387
3388
3389
3390
3391
3392
3393
3394
3395
3396
3397
3398
3399
3400
3401
3402
3403
3404
3405
3406
3407
3408
3409
3410
3411
3412
3413
3414
3415
3416
3417
3418
3419
3420
3421
3422
3423
3424
3425
3426
3427
3428
3429
3430
3431
3432
3433
3434
3435
3436
3437
3438
3439
3440
3441
3442
3443
3444
3445
3446
3447
3448
3449
3450
3451
3452
3453
3454
3455
3456
3457
3458
3459
3460
3461
3462
3463
3464
3465
3466
3467
3468
3469
3470
3471
3472
3473
3474
3475
3476
3477
3478
3479
3480
3481
3482
3483
3484
3485
3486
3487
3488
3489
3490
3491
3492
3493
3494
3495
3496
3497
3498
3499
3500
3501
3502
3503
3504
3505
3506
3507
3508
3509
3510
3511
3512
3513
3514
3515
3516
3517
3518
3519
3520
3521
3522
3523
3524
3525
3526
3527
3528
3529
3530
3531
3532
3533
3534
3535
3536
3537
3538
3539
3540
3541
3542
3543
3544
3545
3546
3547
3548
3549
3550
3551
3552
3553
3554
3555
3556
3557
3558
3559
3560
3561
3562
3563
3564
3565
3566
3567
3568
3569
3570
3571
3572
3573
3574
3575
3576
3577
3578
3579
3580
3581
3582
3583
3584
3585
3586
3587
3588
3589
3590
3591
3592
3593
3594
3595
3596
3597
3598
3599
3600
3601
3602
3603
3604
3605
3606
3607
3608
3609
3610
3611
3612
3613
3614
3615
3616
3617
3618
3619
3620
3621
3622
3623
3624
3625
3626
3627
3628
3629
3630
3631
3632
3633
3634
3635
3636
3637
3638
3639
3640
3641
3642
3643
3644
3645
3646
3647
3648
3649
3650
3651
3652
3653
3654
3655
3656
3657
3658
3659
3660
3661
3662
3663
3664
3665
3666
3667
3668
3669
3670
3671
3672
3673
3674
3675
3676
3677
3678
3679
3680
3681
3682
3683
3684
3685
3686
3687
3688
3689
3690
3691
3692
3693
3694
3695
3696
3697
3698
3699
3700
3701
3702
3703
3704
3705
3706
3707
3708
3709
3710
3711
3712
3713
3714
3715
3716
3717
3718
3719
3720
3721
3722
3723
3724
3725
3726
3727
3728
3729
3730
3731
3732
3733
3734
3735
3736
3737
3738
3739
3740
3741
3742
3743
3744
3745
3746
3747
3748
3749
3750
3751
3752
3753
3754
3755
3756
3757
3758
3759
3760
3761
3762
3763
3764
3765
3766
3767
3768
3769
3770
3771
3772
3773
3774
3775
3776
3777
3778
3779
3780
3781
3782
3783
3784
3785
3786
3787
3788
3789
3790
3791
3792
3793
3794
3795
3796
3797
3798
3799
3800
3801
3802
3803
3804
3805
3806
3807
3808
3809
3810
3811
3812
3813
3814
3815
3816
3817
3818
3819
3820
3821
3822
3823
3824
3825
3826
3827
3828
3829
3830
3831
3832
3833
3834
3835
3836
3837
3838
3839
3840
3841
3842
3843
3844
3845
3846
3847
3848
3849
3850
3851
3852
3853
3854
3855
3856
3857
3858
3859
3860
3861
3862
3863
3864
3865
3866
3867
3868
3869
3870
3871
3872
3873
3874
3875
3876
3877
3878
3879
3880
3881
3882
3883
3884
3885
3886
3887
3888
3889
3890
3891
3892
3893
3894
3895
3896
3897
3898
3899
3900
3901
3902
3903
3904
3905
3906
3907
3908
3909
3910
3911
3912
3913
3914
3915
3916
3917
3918
3919
3920
3921
3922
3923
3924
3925
3926
3927
3928
3929
3930
3931
3932
3933
3934
3935
3936
3937
3938
3939
3940
3941
3942
3943
3944
3945
3946
3947
3948
3949
3950
3951
3952
3953
3954
3955
3956
3957
3958
3959
3960
3961
3962
3963
3964
3965
3966
3967
3968
3969
3970
3971
3972
3973
3974
3975
3976
3977
3978
3979
3980
3981
3982
3983
3984
3985
3986
3987
3988
3989
3990
3991
3992
3993
3994
3995
3996
3997
3998
3999
4000
4001
4002
4003
4004
4005
4006
4007
4008
4009
4010
4011
4012
4013
4014
4015
4016
4017
4018
4019
4020
4021
4022
4023
4024
4025
4026
4027
4028
4029
4030
4031
4032
4033
4034
4035
4036
4037
4038
4039
4040
4041
4042
4043
4044
4045
4046
4047
4048
4049
4050
4051
4052
4053
4054
4055
4056
4057
4058
4059
4060
4061
4062
4063
4064
4065
4066
4067
4068
4069
4070
4071
4072
4073
4074
4075
4076
4077
4078
4079
4080
4081
4082
4083
4084
4085
4086
4087
4088
4089
4090
4091
4092
4093
4094
4095
4096
4097
4098
4099
4100
4101
4102
4103
4104
4105
4106
4107
4108
4109
4110
4111
4112
4113
4114
4115
4116
4117
4118
4119
4120
4121
4122
4123
4124
4125
4126
4127
4128
4129
4130
4131
4132
4133
4134
4135
4136
4137
4138
4139
4140
4141
4142
4143
4144
4145
4146
4147
4148
4149
4150
4151
4152
4153
4154
4155
4156
4157
4158
4159
4160
4161
4162
4163
4164
4165
4166
4167
4168
4169
4170
4171
4172
4173
4174
4175
4176
4177
4178
4179
4180
4181
4182
4183
4184
4185
4186
4187
4188
4189
4190
4191
4192
4193
4194
4195
4196
4197
4198
4199
4200
4201
4202
4203
4204
4205
4206
4207
4208
4209
4210
4211
4212
4213
4214
4215
4216
4217
4218
4219
4220
4221
4222
4223
4224
4225
4226
4227
4228
4229
4230
4231
4232
4233
4234
4235
4236
4237
4238
4239
4240
4241
4242
4243
4244
4245
4246
4247
4248
4249
4250
4251
4252
4253
4254
4255
4256
4257
4258
4259
4260
4261
4262
4263
4264
4265
4266
4267
4268
4269
4270
4271
4272
4273
4274
4275
4276
4277
4278
4279
4280
4281
4282
4283
4284
4285
4286
4287
4288
4289
4290
4291
4292
4293
4294
4295
4296
4297
4298
4299
4300
4301
4302
4303
4304
4305
4306
4307
4308
4309
4310
4311
4312
4313
4314
4315
4316
4317
4318
4319
4320
4321
4322
4323
4324
4325
4326
4327
4328
4329
4330
4331
4332
4333
4334
4335
4336
4337
4338
4339
4340
4341
4342
4343
4344
4345
4346
4347
4348
4349
4350
4351
4352
4353
4354
4355
4356
4357
4358
4359
4360
4361
4362
4363
4364
4365
4366
4367
4368
4369
4370
4371
4372
4373
4374
4375
4376
4377
4378
4379
4380
4381
4382
4383
4384
4385
4386
4387
4388
4389
4390
4391
4392
4393
4394
4395
4396
4397
4398
4399
4400
4401
4402
4403
4404
4405
4406
4407
4408
4409
4410
4411
4412
4413
4414
4415
4416
4417
4418
4419
4420
4421
4422
4423
4424
4425
4426
4427
4428
4429
4430
4431
4432
4433
4434
4435
4436
4437
4438
4439
4440
4441
4442
4443
4444
4445
4446
4447
4448
4449
4450
4451
4452
4453
4454
4455
4456
4457
4458
4459
4460
4461
4462
4463
4464
4465
4466
4467
4468
4469
4470
4471
4472
4473
4474
4475
4476
4477
4478
4479
4480
4481
4482
4483
4484
4485
4486
4487
4488
4489
4490
4491
4492
4493
4494
4495
4496
4497
4498
4499
4500
4501
4502
4503
4504
4505
4506
4507
4508
4509
4510
4511
4512
4513
4514
4515
4516
4517
4518
4519
4520
4521
4522
4523
4524
4525
4526
4527
4528
4529
4530
4531
4532
4533
4534
4535
4536
4537
4538
4539
4540
4541
4542
4543
4544
4545
4546
4547
4548
4549
4550
4551
4552
4553
4554
4555
4556
4557
4558
4559
4560
4561
4562
4563
4564
4565
4566
4567
4568
4569
4570
4571
4572
4573
4574
4575
4576
4577
4578
4579
4580
4581
4582
4583
4584
4585
4586
4587
4588
4589
4590
4591
4592
4593
4594
4595
4596
4597
4598
4599
4600
4601
4602
4603
4604
4605
4606
4607
4608
4609
4610
4611
4612
4613
4614
4615
4616
4617
4618
4619
4620
4621
4622
4623
4624
4625
4626
4627
4628
4629
4630
4631
4632
4633
4634
4635
4636
4637
4638
4639
4640
4641
4642
4643
4644
4645
4646
4647
4648
4649
4650
4651
4652
4653
4654
4655
4656
4657
4658
4659
4660
4661
4662
4663
4664
4665
4666
4667
4668
4669
4670
4671
4672
4673
4674
4675
4676
4677
4678
4679
4680
4681
4682
4683
4684
4685
4686
4687
4688
4689
4690
4691
4692
4693
4694
4695
4696
4697
4698
4699
4700
4701
4702
4703
4704
4705
4706
4707
4708
4709
4710
4711
4712
4713
4714
4715
4716
4717
4718
4719
4720
4721
4722
4723
4724
4725
4726
4727
4728
4729
4730
4731
4732
4733
4734
4735
4736
4737
4738
4739
4740
4741
4742
4743
4744
4745
4746
4747
4748
4749
4750
4751
4752
4753
4754
4755
4756
4757
4758
4759
4760
4761
4762
4763
4764
4765
4766
4767
4768
4769
4770
4771
4772
4773
4774
4775
4776
4777
4778
4779
4780
4781
4782
4783
4784
4785
4786
4787
4788
4789
4790
4791
4792
4793
4794
4795
4796
4797
4798
4799
4800
4801
4802
4803
4804
4805
4806
4807
4808
4809
4810
4811
4812
4813
4814
4815
4816
4817
4818
4819
4820
4821
4822
4823
4824
4825
4826
4827
4828
4829
4830
4831
4832
4833
4834
4835
4836
4837
4838
4839
4840
4841
4842
4843
4844
4845
4846
4847
4848
4849
4850
4851
4852
4853
4854
4855
4856
4857
4858
4859
4860
4861
4862
4863
4864
4865
4866
4867
4868
4869
4870
4871
4872
4873
4874
4875
4876
4877
4878
4879
4880
4881
4882
4883
4884
4885
4886
4887
4888
4889
4890
4891
4892
4893
4894
4895
4896
4897
4898
4899
4900
4901
4902
4903
4904
4905
4906
4907
4908
4909
4910
4911
4912
4913
4914
4915
4916
4917
4918
4919
4920
4921
4922
4923
4924
4925
4926
4927
4928
4929
4930
4931
4932
4933
4934
4935
4936
4937
4938
4939
4940
4941
4942
4943
4944
4945
4946
4947
4948
4949
4950
4951
4952
4953
4954
4955
4956
4957
4958
4959
4960
4961
4962
4963
4964
4965
4966
4967
4968
4969
4970
4971
4972
4973
4974
4975
4976
4977
4978
4979
4980
4981
4982
4983
4984
4985
4986
4987
4988
4989
4990
4991
4992
4993
4994
4995
4996
4997
4998
4999
5000
5001
5002
5003
5004
5005
5006
5007
5008
5009
5010
5011
5012
5013
5014
5015
5016
5017
5018
5019
5020
5021
5022
5023
5024
5025
5026
5027
5028
5029
5030
5031
5032
5033
5034
5035
5036
5037
5038
5039
5040
5041
5042
5043
5044
5045
5046
5047
5048
5049
5050
5051
5052
5053
5054
5055
5056
5057
5058
5059
5060
5061
5062
5063
5064
5065
5066
5067
5068
5069
5070
5071
5072
5073
5074
5075
5076
5077
5078
5079
5080
5081
5082
5083
5084
5085
5086
5087
5088
5089
5090
5091
5092
5093
5094
5095
5096
5097
5098
5099
5100
5101
5102
5103
5104
5105
5106
5107
5108
5109
5110
5111
5112
5113
5114
5115
5116
5117
5118
5119
5120
5121
5122
5123
5124
5125
5126
5127
5128
5129
5130
5131
5132
5133
5134
5135
5136
5137
5138
5139
5140
5141
5142
5143
5144
5145
5146
5147
5148
5149
5150
5151
5152
5153
5154
5155
5156
5157
5158
5159
5160
5161
5162
5163
5164
5165
5166
5167
5168
5169
5170
5171
5172
5173
5174
5175
5176
5177
5178
5179
5180
5181
5182
5183
5184
5185
5186
5187
5188
5189
5190
5191
5192
5193
5194
5195
5196
5197
5198
5199
5200
5201
5202
5203
5204
5205
5206
5207
5208
5209
5210
5211
5212
5213
5214
5215
5216
5217
5218
5219
5220
5221
5222
5223
5224
5225
5226
5227
5228
5229
5230
5231
5232
5233
5234
5235
5236
5237
5238
5239
5240
5241
5242
5243
5244
5245
5246
5247
5248
5249
5250
5251
5252
5253
5254
5255
5256
5257
5258
5259
5260
5261
5262
5263
5264
5265
5266
5267
5268
5269
5270
5271
5272
5273
5274
5275
5276
5277
5278
5279
5280
5281
5282
5283
5284
5285
5286
5287
5288
5289
5290
5291
5292
5293
5294
5295
5296
5297
5298
5299
5300
5301
5302
5303
5304
5305
5306
5307
5308
5309
5310
5311
5312
5313
5314
5315
5316
5317
5318
5319
5320
5321
5322
5323
5324
5325
5326
5327
5328
5329
5330
5331
5332
5333
5334
5335
5336
5337
5338
5339
5340
5341
5342
5343
5344
5345
5346
5347
5348
5349
5350
5351
5352
5353
5354
5355
5356
5357
5358
5359
5360
5361
5362
5363
5364
5365
5366
5367
5368
5369
5370
5371
5372
5373
5374
5375
5376
5377
5378
5379
5380
5381
5382
5383
5384
5385
5386
5387
5388
5389
5390
5391
5392
5393
5394
5395
5396
5397
5398
5399
5400
5401
5402
5403
5404
5405
5406
5407
5408
5409
5410
5411
5412
5413
5414
5415
5416
5417
5418
5419
5420
5421
5422
5423
5424
5425
5426
5427
5428
5429
5430
5431
5432
5433
5434
5435
5436
5437
5438
5439
5440
5441
5442
5443
5444
5445
5446
5447
5448
5449
5450
5451
5452
5453
5454
5455
5456
5457
5458
5459
5460
5461
5462
5463
5464
5465
5466
5467
5468
5469
5470
5471
5472
5473
5474
5475
5476
5477
5478
5479
5480
5481
5482
5483
5484
5485
5486
5487
5488
5489
5490
5491
5492
5493
5494
5495
5496
5497
5498
5499
5500
5501
5502
5503
5504
5505
5506
5507
5508
5509
5510
5511
5512
5513
5514
5515
5516
5517
5518
5519
5520
5521
5522
5523
5524
5525
5526
5527
5528
5529
5530
5531
5532
5533
5534
5535
5536
5537
5538
5539
5540
5541
5542
5543
5544
5545
5546
5547
5548
5549
5550
5551
5552
5553
5554
5555
5556
5557
5558
5559
5560
5561
5562
5563
5564
5565
5566
5567
5568
5569
5570
5571
5572
5573
5574
5575
5576
5577
5578
5579
5580
5581
5582
5583
5584
5585
5586
5587
5588
5589
5590
5591
5592
5593
5594
5595
5596
5597
5598
5599
5600
5601
5602
5603
5604
5605
5606
5607
5608
5609
5610
5611
5612
5613
5614
5615
5616
5617
5618
5619
5620
5621
5622
5623
5624
5625
5626
5627
5628
5629
5630
5631
5632
5633
5634
5635
5636
5637
5638
5639
5640
5641
5642
5643
5644
5645
5646
5647
5648
5649
5650
5651
5652
5653
5654
5655
5656
5657
5658
5659
5660
5661
5662
5663
5664
5665
5666
5667
5668
5669
5670
5671
5672
5673
5674
5675
5676
5677
5678
5679
5680
5681
5682
5683
5684
5685
5686
5687
5688
5689
5690
5691
5692
5693
5694
5695
5696
5697
5698
5699
5700
5701
5702
5703
5704
5705
5706
5707
5708
5709
5710
5711
5712
5713
5714
5715
5716
5717
5718
5719
5720
5721
5722
5723
5724
5725
5726
5727
5728
5729
5730
5731
5732
5733
5734
5735
5736
5737
5738
5739
5740
5741
5742
5743
5744
5745
5746
5747
5748
5749
5750
5751
5752
5753
5754
5755
5756
5757
5758
5759
5760
5761
5762
5763
5764
5765
5766
5767
5768
5769
5770
5771
5772
5773
5774
5775
5776
5777
5778
5779
5780
5781
5782
5783
5784
5785
5786
5787
5788
5789
5790
5791
5792
5793
5794
5795
5796
5797
5798
5799
5800
5801
5802
5803
5804
5805
5806
5807
5808
5809
5810
5811
5812
5813
5814
5815
5816
5817
5818
5819
5820
5821
5822
5823
5824
5825
5826
5827
5828
5829
5830
5831
5832
5833
5834
5835
5836
5837
5838
5839
5840
5841
5842
5843
5844
5845
5846
5847
5848
5849
5850
5851
5852
5853
5854
5855
5856
5857
5858
5859
5860
5861
5862
5863
5864
5865
5866
5867
5868
5869
5870
5871
5872
5873
5874
5875
5876
5877
5878
5879
5880
5881
5882
5883
5884
5885
5886
5887
5888
5889
5890
5891
5892
5893
5894
5895
5896
5897
5898
5899
5900
5901
5902
5903
5904
5905
5906
5907
5908
5909
5910
5911
5912
5913
5914
5915
5916
5917
5918
5919
5920
5921
5922
5923
5924
5925
5926
5927
5928
5929
5930
5931
5932
5933
5934
5935
5936
5937
5938
5939
5940
5941
5942
5943
5944
5945
5946
5947
5948
5949
5950
5951
5952
5953
5954
5955
5956
5957
5958
5959
5960
5961
5962
5963
5964
5965
5966
5967
5968
5969
5970
5971
5972
5973
5974
5975
5976
5977
5978
5979
5980
5981
5982
5983
5984
5985
5986
5987
5988
5989
5990
5991
5992
5993
5994
5995
5996
5997
5998
5999
6000
6001
6002
6003
6004
6005
6006
6007
6008
6009
6010
6011
6012
6013
6014
6015
6016
6017
6018
6019
6020
6021
6022
6023
6024
6025
6026
6027
6028
6029
6030
6031
6032
6033
6034
6035
6036
6037
6038
6039
6040
6041
6042
6043
6044
6045
6046
6047
6048
6049
6050
6051
6052
6053
6054
6055
6056
6057
6058
6059
6060
6061
6062
6063
6064
6065
6066
6067
6068
6069
6070
6071
6072
6073
6074
6075
6076
6077
6078
6079
6080
6081
6082
6083
6084
6085
6086
6087
6088
6089
6090
6091
6092
6093
6094
6095
6096
6097
6098
6099
6100
6101
6102
6103
6104
6105
6106
6107
6108
6109
6110
6111
6112
6113
6114
6115
6116
6117
6118
6119
6120
6121
6122
6123
6124
6125
6126
6127
6128
6129
6130
6131
6132
6133
6134
6135
6136
6137
6138
6139
6140
6141
6142
6143
6144
6145
6146
6147
6148
6149
6150
6151
6152
6153
6154
6155
6156
6157
6158
6159
6160
6161
6162
6163
6164
6165
6166
6167
6168
6169
6170
6171
6172
6173
6174
6175
6176
6177
6178
6179
6180
6181
6182
6183
6184
6185
6186
6187
6188
6189
6190
6191
6192
6193
6194
6195
6196
6197
6198
6199
6200
6201
6202
6203
6204
6205
6206
6207
6208
6209
6210
6211
6212
6213
6214
6215
6216
6217
6218
6219
6220
6221
6222
6223
6224
6225
6226
6227
6228
6229
6230
6231
6232
6233
6234
6235
6236
6237
6238
6239
6240
6241
6242
6243
6244
6245
6246
6247
6248
6249
6250
6251
6252
6253
6254
6255
6256
6257
6258
6259
6260
6261
6262
6263
6264
6265
6266
6267
6268
6269
6270
6271
6272
6273
6274
6275
6276
6277
6278
6279
6280
6281
6282
6283
6284
6285
6286
6287
6288
6289
6290
6291
6292
6293
6294
6295
6296
6297
6298
6299
6300
6301
6302
6303
6304
6305
6306
6307
6308
6309
6310
6311
6312
6313
6314
6315
6316
6317
6318
6319
6320
6321
6322
6323
6324
6325
6326
6327
6328
6329
6330
6331
6332
6333
6334
6335
6336
6337
6338
6339
6340
6341
6342
6343
6344
6345
6346
6347
6348
6349
6350
6351
6352
6353
6354
6355
6356
6357
6358
6359
6360
6361
6362
6363
6364
6365
6366
6367
6368
6369
6370
6371
6372
6373
6374
6375
6376
6377
6378
6379
6380
6381
6382
6383
6384
6385
6386
6387
6388
6389
6390
6391
6392
6393
6394
6395
6396
6397
6398
6399
6400
6401
6402
6403
6404
6405
6406
6407
6408
6409
6410
6411
6412
6413
6414
6415
6416
6417
6418
6419
6420
6421
6422
6423
6424
6425
6426
6427
6428
6429
6430
6431
6432
6433
6434
6435
6436
6437
6438
6439
6440
6441
6442
6443
6444
6445
6446
6447
6448
6449
6450
6451
6452
6453
6454
6455
6456
6457
6458
6459
6460
6461
6462
6463
6464
6465
6466
6467
6468
6469
6470
6471
6472
6473
6474
6475
6476
6477
6478
6479
6480
6481
6482
6483
6484
6485
6486
6487
6488
6489
6490
6491
6492
6493
6494
6495
6496
6497
6498
6499
6500
6501
6502
6503
6504
6505
6506
6507
6508
6509
6510
6511
6512
6513
6514
6515
6516
6517
6518
6519
6520
6521
6522
6523
6524
6525
6526
6527
6528
6529
6530
6531
6532
6533
6534
6535
6536
6537
6538
6539
6540
6541
6542
6543
6544
6545
6546
6547
6548
6549
6550
6551
6552
6553
6554
6555
6556
6557
6558
6559
6560
6561
6562
6563
6564
6565
6566
6567
6568
6569
6570
6571
6572
6573
6574
6575
6576
6577
6578
6579
6580
6581
6582
6583
6584
6585
6586
6587
6588
6589
6590
6591
6592
6593
6594
6595
6596
6597
6598
6599
6600
6601
6602
6603
6604
6605
6606
6607
6608
6609
6610
6611
6612
6613
6614
6615
6616
6617
6618
6619
6620
6621
6622
6623
6624
6625
6626
6627
6628
6629
6630
6631
6632
6633
6634
6635
6636
6637
6638
6639
6640
6641
6642
6643
6644
6645
6646
6647
6648
6649
6650
6651
6652
6653
6654
6655
6656
6657
6658
6659
6660
6661
6662
6663
6664
6665
6666
6667
6668
6669
6670
6671
6672
6673
6674
6675
6676
6677
6678
6679
6680
6681
6682
6683
6684
6685
6686
6687
6688
6689
6690
6691
6692
6693
6694
6695
6696
6697
6698
6699
6700
6701
6702
6703
6704
6705
6706
6707
6708
6709
6710
6711
6712
6713
6714
6715
6716
6717
6718
6719
6720
6721
6722
6723
6724
6725
6726
6727
6728
6729
6730
6731
6732
6733
6734
6735
6736
6737
6738
6739
6740
6741
6742
6743
6744
6745
6746
6747
6748
6749
6750
6751
6752
6753
6754
6755
6756
6757
6758
6759
6760
6761
6762
6763
6764
6765
6766
6767
6768
6769
6770
6771
6772
6773
6774
6775
6776
6777
6778
6779
6780
6781
6782
6783
6784
6785
6786
6787
6788
6789
6790
6791
6792
6793
6794
6795
6796
6797
6798
6799
6800
6801
6802
6803
6804
6805
6806
6807
6808
6809
6810
6811
6812
6813
6814
6815
6816
6817
6818
6819
6820
6821
6822
6823
6824
6825
6826
6827
6828
6829
6830
6831
6832
6833
6834
6835
6836
6837
6838
6839
6840
6841
6842
6843
6844
6845
6846
6847
6848
6849
6850
6851
6852
6853
6854
6855
6856
6857
6858
6859
6860
6861
6862
6863
6864
6865
6866
6867
6868
6869
6870
6871
6872
6873
6874
6875
6876
6877
6878
6879
6880
6881
6882
6883
6884
6885
6886
6887
6888
6889
6890
6891
6892
6893
6894
6895
6896
6897
6898
6899
6900
6901
6902
6903
6904
6905
6906
6907
6908
6909
6910
6911
6912
6913
6914
6915
6916
6917
6918
6919
6920
6921
6922
6923
6924
6925
6926
6927
6928
6929
6930
6931
6932
6933
6934
6935
6936
6937
6938
6939
6940
6941
6942
6943
6944
6945
6946
6947
6948
6949
6950
6951
6952
6953
6954
6955
6956
6957
6958
6959
6960
6961
6962
6963
6964
6965
6966
6967
6968
6969
6970
6971
6972
6973
6974
6975
6976
6977
6978
6979
6980
6981
6982
6983
6984
6985
6986
6987
6988
6989
6990
6991
6992
6993
6994
6995
6996
6997
6998
6999
7000
7001
7002
7003
7004
7005
7006
7007
7008
7009
7010
7011
7012
7013
7014
7015
7016
7017
7018
7019
7020
7021
7022
7023
7024
7025
7026
7027
7028
7029
7030
7031
7032
7033
7034
7035
7036
7037
7038
7039
7040
7041
7042
7043
7044
7045
7046
7047
7048
7049
7050
7051
7052
7053
7054
7055
7056
7057
7058
7059
7060
7061
7062
7063
7064
7065
7066
7067
7068
7069
7070
7071
7072
7073
7074
7075
7076
7077
7078
7079
7080
7081
7082
7083
7084
7085
7086
7087
7088
7089
7090
7091
7092
7093
7094
7095
7096
7097
7098
7099
7100
7101
7102
7103
7104
7105
7106
7107
7108
7109
7110
7111
7112
7113
7114
7115
7116
7117
7118
7119
7120
7121
7122
7123
7124
7125
7126
7127
7128
7129
7130
7131
7132
7133
7134
7135
7136
7137
7138
7139
7140
7141
7142
7143
7144
7145
7146
7147
7148
7149
7150
7151
7152
7153
7154
7155
7156
7157
7158
7159
7160
7161
7162
7163
7164
7165
7166
7167
7168
7169
7170
7171
7172
7173
7174
7175
7176
7177
7178
7179
7180
7181
7182
7183
7184
7185
7186
7187
7188
7189
7190
7191
7192
7193
7194
7195
7196
7197
7198
7199
7200
7201
7202
7203
7204
7205
7206
7207
7208
7209
7210
7211
7212
7213
7214
7215
7216
7217
7218
7219
7220
7221
7222
7223
7224
7225
7226
7227
7228
7229
7230
7231
7232
7233
7234
7235
7236
7237
7238
7239
7240
7241
7242
7243
7244
7245
7246
7247
7248
7249
7250
7251
7252
7253
7254
7255
7256
7257
7258
7259
7260
7261
7262
7263
7264
7265
7266
7267
7268
7269
7270
7271
7272
7273
7274
7275
7276
7277
7278
7279
7280
7281
7282
7283
7284
7285
7286
7287
7288
7289
7290
7291
7292
7293
7294
7295
7296
7297
7298
7299
7300
7301
7302
7303
7304
7305
7306
7307
7308
7309
7310
7311
7312
7313
7314
7315
7316
7317
7318
7319
7320
7321
7322
7323
7324
7325
7326
7327
7328
7329
7330
7331
7332
7333
7334
7335
7336
7337
7338
7339
7340
7341
7342
7343
7344
7345
7346
7347
7348
7349
7350
7351
7352
7353
7354
7355
7356
7357
7358
7359
7360
7361
7362
7363
7364
7365
7366
7367
7368
7369
7370
7371
7372
7373
7374
7375
7376
7377
7378
7379
7380
7381
7382
7383
7384
7385
7386
7387
7388
7389
7390
7391
7392
7393
7394
7395
7396
7397
7398
7399
7400
7401
7402
7403
7404
7405
7406
7407
7408
7409
7410
7411
7412
7413
7414
7415
7416
7417
7418
7419
7420
7421
7422
7423
7424
7425
7426
7427
7428
7429
7430
7431
7432
7433
7434
7435
7436
7437
7438
7439
7440
7441
7442
7443
7444
7445
7446
7447
7448
7449
7450
7451
7452
7453
7454
7455
7456
7457
7458
7459
7460
7461
7462
7463
7464
7465
7466
7467
7468
7469
7470
7471
7472
7473
7474
7475
7476
7477
7478
7479
7480
7481
7482
7483
7484
7485
7486
7487
7488
7489
7490
7491
7492
7493
7494
7495
7496
7497
7498
7499
7500
7501
7502
7503
7504
7505
7506
7507
7508
7509
7510
7511
7512
7513
7514
7515
7516
7517
7518
7519
7520
7521
7522
7523
7524
7525
7526
7527
7528
7529
7530
7531
7532
7533
7534
7535
7536
7537
7538
7539
7540
7541
7542
7543
7544
7545
7546
7547
7548
7549
7550
7551
7552
7553
7554
7555
7556
7557
7558
7559
7560
7561
7562
7563
7564
7565
7566
7567
7568
7569
7570
7571
7572
7573
7574
7575
7576
7577
7578
7579
7580
7581
7582
7583
7584
7585
7586
7587
7588
7589
7590
7591
7592
7593
7594
7595
7596
7597
7598
7599
7600
7601
7602
7603
7604
7605
7606
7607
7608
7609
7610
7611
7612
7613
7614
7615
7616
7617
7618
7619
7620
7621
7622
7623
7624
7625
7626
7627
7628
7629
7630
7631
7632
7633
7634
7635
7636
7637
7638
7639
7640
7641
7642
7643
7644
7645
7646
7647
7648
7649
7650
7651
7652
7653
7654
7655
7656
7657
7658
7659
7660
7661
7662
7663
7664
7665
7666
7667
7668
7669
7670
7671
7672
7673
7674
7675
7676
7677
7678
7679
7680
7681
7682
7683
7684
7685
7686
7687
7688
7689
7690
7691
7692
7693
7694
7695
7696
7697
7698
7699
7700
7701
7702
7703
7704
7705
7706
7707
7708
7709
7710
7711
7712
7713
7714
7715
7716
7717
7718
7719
7720
7721
7722
7723
7724
7725
7726
7727
7728
7729
7730
7731
7732
7733
7734
7735
7736
7737
7738
7739
7740
7741
7742
7743
7744
7745
7746
7747
7748
7749
7750
7751
7752
7753
7754
7755
7756
7757
7758
7759
7760
7761
7762
7763
7764
7765
7766
7767
7768
7769
7770
7771
7772
7773
7774
7775
7776
7777
7778
7779
7780
7781
7782
7783
7784
7785
7786
7787
7788
7789
7790
7791
7792
7793
7794
7795
7796
7797
7798
7799
7800
7801
7802
7803
7804
7805
7806
7807
7808
7809
7810
7811
7812
7813
7814
7815
7816
7817
7818
7819
7820
7821
7822
7823
7824
7825
7826
7827
7828
7829
7830
7831
7832
7833
7834
7835
7836
7837
7838
7839
7840
7841
7842
7843
7844
7845
7846
7847
7848
7849
7850
7851
/* SPDX-License-Identifier:    GPL-2.0
 *
 * Copyright (C) 2020 Marvell International Ltd.
 *
 * https://spdx.org/licenses
 */
#ifndef __CSRS_CGX_H__
#define __CSRS_CGX_H__

/**
 * @file
 *
 * Configuration and status register (CSR) address and type definitions for
 * CGX.
 *
 * This file is auto generated.  Do not edit.
 *
 */

/**
 * Enumeration cgx_bar_e
 *
 * CGX Base Address Register Enumeration Enumerates the base address
 * registers.
 */
#define CGX_BAR_E_CGXX_PF_BAR0(a) (0x87e0e0000000ll + 0x1000000ll * (a))
#define CGX_BAR_E_CGXX_PF_BAR0_SIZE 0x100000ull
#define CGX_BAR_E_CGXX_PF_BAR4(a) (0x87e0e0400000ll + 0x1000000ll * (a))
#define CGX_BAR_E_CGXX_PF_BAR4_SIZE 0x100000ull

/**
 * Enumeration cgx_int_vec_e
 *
 * CGX MSI-X Vector Enumeration Enumeration the MSI-X interrupt vectors.
 */
#define CGX_INT_VEC_E_CMRX_INT(a) (0 + 9 * (a))
#define CGX_INT_VEC_E_CMRX_SW(a) (0x26 + (a))
#define CGX_INT_VEC_E_CMR_MEM_INT (0x24)
#define CGX_INT_VEC_E_GMPX_GMI_RX_INT(a) (5 + 9 * (a))
#define CGX_INT_VEC_E_GMPX_GMI_TX_INT(a) (6 + 9 * (a))
#define CGX_INT_VEC_E_GMPX_GMI_WOL_INT(a) (7 + 9 * (a))
#define CGX_INT_VEC_E_GMPX_PCS_INT(a) (4 + 9 * (a))
#define CGX_INT_VEC_E_SMUX_RX_INT(a) (2 + 9 * (a))
#define CGX_INT_VEC_E_SMUX_RX_WOL_INT(a) (8 + 9 * (a))
#define CGX_INT_VEC_E_SMUX_TX_INT(a) (3 + 9 * (a))
#define CGX_INT_VEC_E_SPUX_INT(a) (1 + 9 * (a))
#define CGX_INT_VEC_E_SW (0x25)

/**
 * Enumeration cgx_lmac_types_e
 *
 * CGX LMAC Type Enumeration Enumerates the LMAC Types that CGX supports.
 */
#define CGX_LMAC_TYPES_E_FIFTYG_R (8)
#define CGX_LMAC_TYPES_E_FORTYG_R (4)
#define CGX_LMAC_TYPES_E_HUNDREDG_R (9)
#define CGX_LMAC_TYPES_E_QSGMII (6)
#define CGX_LMAC_TYPES_E_RGMII (5)
#define CGX_LMAC_TYPES_E_RXAUI (2)
#define CGX_LMAC_TYPES_E_SGMII (0)
#define CGX_LMAC_TYPES_E_TENG_R (3)
#define CGX_LMAC_TYPES_E_TWENTYFIVEG_R (7)
#define CGX_LMAC_TYPES_E_USXGMII (0xa)
#define CGX_LMAC_TYPES_E_XAUI (1)

/**
 * Enumeration cgx_opcode_e
 *
 * INTERNAL: CGX Error Opcode Enumeration  Enumerates the error opcodes
 * created by CGX and presented to NCSI/NIX.
 */
#define CGX_OPCODE_E_RE_FCS (7)
#define CGX_OPCODE_E_RE_FCS_RCV (8)
#define CGX_OPCODE_E_RE_JABBER (2)
#define CGX_OPCODE_E_RE_NONE (0)
#define CGX_OPCODE_E_RE_PARTIAL (1)
#define CGX_OPCODE_E_RE_RX_CTL (0xb)
#define CGX_OPCODE_E_RE_SKIP (0xc)
#define CGX_OPCODE_E_RE_TERMINATE (9)

/**
 * Enumeration cgx_spu_br_train_cst_e
 *
 * INTERNAL: CGX Training Coefficient Status Enumeration  2-bit status
 * for each coefficient as defined in IEEE 802.3, Table 72-5.
 */
#define CGX_SPU_BR_TRAIN_CST_E_MAXIMUM (3)
#define CGX_SPU_BR_TRAIN_CST_E_MINIMUM (2)
#define CGX_SPU_BR_TRAIN_CST_E_NOT_UPDATED (0)
#define CGX_SPU_BR_TRAIN_CST_E_UPDATED (1)

/**
 * Enumeration cgx_spu_br_train_cup_e
 *
 * INTERNAL:CGX Training Coefficient Enumeration  2-bit command for each
 * coefficient as defined in IEEE 802.3, Table 72-4.
 */
#define CGX_SPU_BR_TRAIN_CUP_E_DECREMENT (1)
#define CGX_SPU_BR_TRAIN_CUP_E_HOLD (0)
#define CGX_SPU_BR_TRAIN_CUP_E_INCREMENT (2)
#define CGX_SPU_BR_TRAIN_CUP_E_RSV_CMD (3)

/**
 * Enumeration cgx_usxgmii_rate_e
 *
 * CGX USXGMII Rate Enumeration Enumerates the USXGMII sub-port type
 * rate, CGX()_SPU()_CONTROL1[USXGMII_RATE].  Selecting a rate higher
 * than the maximum allowed for a given port sub-type (specified by
 * CGX()_SPU()_CONTROL1[USXGMII_TYPE]), e.g., selecting ::RATE_2HG (2.5
 * Gbps) for CGX_USXGMII_TYPE_E::SXGMII_2G, will cause unpredictable
 * behavior. USXGMII hardware-based autonegotiation may change this
 * setting.
 */
#define CGX_USXGMII_RATE_E_RATE_100M (1)
#define CGX_USXGMII_RATE_E_RATE_10G (5)
#define CGX_USXGMII_RATE_E_RATE_10M (0)
#define CGX_USXGMII_RATE_E_RATE_1G (2)
#define CGX_USXGMII_RATE_E_RATE_20G (6)
#define CGX_USXGMII_RATE_E_RATE_2HG (3)
#define CGX_USXGMII_RATE_E_RATE_5G (4)
#define CGX_USXGMII_RATE_E_RSV_RATE (7)

/**
 * Enumeration cgx_usxgmii_type_e
 *
 * CGX USXGMII Port Sub-Type Enumeration Enumerates the USXGMII sub-port
 * type, CGX()_SPU()_CONTROL1[USXGMII_TYPE].  The description indicates
 * the maximum rate and the maximum number of ports (LMACs) for each sub-
 * type. The minimum rate for any port is 10M. The rate selection for
 * each LMAC is made using CGX()_SPU()_CONTROL1[USXGMII_RATE] and the
 * number of active ports/LMACs is implicitly determined by the value
 * given to CGX()_CMR()_CONFIG[ENABLE] for each LMAC.  Selecting a rate
 * higher than the maximum allowed for a given port sub-type or enabling
 * more LMACs than the maximum allowed for a given port sub-type will
 * cause unpredictable behavior.
 */
#define CGX_USXGMII_TYPE_E_DXGMII_10G (3)
#define CGX_USXGMII_TYPE_E_DXGMII_20G (5)
#define CGX_USXGMII_TYPE_E_DXGMII_5G (4)
#define CGX_USXGMII_TYPE_E_QXGMII_10G (7)
#define CGX_USXGMII_TYPE_E_QXGMII_20G (6)
#define CGX_USXGMII_TYPE_E_SXGMII_10G (0)
#define CGX_USXGMII_TYPE_E_SXGMII_2G (2)
#define CGX_USXGMII_TYPE_E_SXGMII_5G (1)

/**
 * Structure cgx_spu_br_lane_train_status_s
 *
 * INTERNAL:CGX Lane Training Status Structure  This is the group of lane
 * status bits for a single lane in the BASE-R PMD status register (MDIO
 * address 1.151) as defined in IEEE 802.3ba-2010, Table 45-55.
 */
union cgx_spu_br_lane_train_status_s {
	u32 u;
	struct cgx_spu_br_lane_train_status_s_s {
		u32 rx_trained                       : 1;
		u32 frame_lock                       : 1;
		u32 training                         : 1;
		u32 training_failure                 : 1;
		u32 reserved_4_31                    : 28;
	} s;
	/* struct cgx_spu_br_lane_train_status_s_s cn; */
};

/**
 * Structure cgx_spu_br_train_cup_s
 *
 * INTERNAL:CGX Lane Training Coefficient Structure  This is the
 * coefficient update field of the BASE-R link training packet as defined
 * in IEEE 802.3, Table 72-4.
 */
union cgx_spu_br_train_cup_s {
	u32 u;
	struct cgx_spu_br_train_cup_s_s {
		u32 pre_cup                          : 2;
		u32 main_cup                         : 2;
		u32 post_cup                         : 2;
		u32 reserved_6_11                    : 6;
		u32 init                             : 1;
		u32 preset                           : 1;
		u32 reserved_14_31                   : 18;
	} s;
	struct cgx_spu_br_train_cup_s_cn {
		u32 pre_cup                          : 2;
		u32 main_cup                         : 2;
		u32 post_cup                         : 2;
		u32 reserved_6_11                    : 6;
		u32 init                             : 1;
		u32 preset                           : 1;
		u32 reserved_14_15                   : 2;
		u32 reserved_16_31                   : 16;
	} cn;
};

/**
 * Structure cgx_spu_br_train_rep_s
 *
 * INTERNAL:CGX Training Report Structure  This is the status report
 * field of the BASE-R link training packet as defined in IEEE 802.3,
 * Table 72-5.
 */
union cgx_spu_br_train_rep_s {
	u32 u;
	struct cgx_spu_br_train_rep_s_s {
		u32 pre_cst                          : 2;
		u32 main_cst                         : 2;
		u32 post_cst                         : 2;
		u32 reserved_6_14                    : 9;
		u32 rx_ready                         : 1;
		u32 reserved_16_31                   : 16;
	} s;
	/* struct cgx_spu_br_train_rep_s_s cn; */
};

/**
 * Structure cgx_spu_sds_cu_s
 *
 * INTERNAL: CGX Training Coeffiecient Structure  This structure is
 * similar to CGX_SPU_BR_TRAIN_CUP_S format, but with reserved fields
 * removed and [RCVR_READY] field added.
 */
union cgx_spu_sds_cu_s {
	u32 u;
	struct cgx_spu_sds_cu_s_s {
		u32 pre_cu                           : 2;
		u32 main_cu                          : 2;
		u32 post_cu                          : 2;
		u32 initialize                       : 1;
		u32 preset                           : 1;
		u32 rcvr_ready                       : 1;
		u32 reserved_9_31                    : 23;
	} s;
	/* struct cgx_spu_sds_cu_s_s cn; */
};

/**
 * Structure cgx_spu_sds_skew_status_s
 *
 * CGX Skew Status Structure Provides receive skew information detected
 * for a physical SerDes lane when it is assigned to a multilane
 * LMAC/LPCS. Contents are valid when RX deskew is done for the
 * associated LMAC/LPCS.
 */
union cgx_spu_sds_skew_status_s {
	u32 u;
	struct cgx_spu_sds_skew_status_s_s {
		u32 am_timestamp                     : 12;
		u32 reserved_12_15                   : 4;
		u32 am_lane_id                       : 5;
		u32 reserved_21_22                   : 2;
		u32 lane_skew                        : 7;
		u32 reserved_30_31                   : 2;
	} s;
	/* struct cgx_spu_sds_skew_status_s_s cn; */
};

/**
 * Structure cgx_spu_sds_sr_s
 *
 * INTERNAL: CGX Lane Training Coefficient Structure  Similar to
 * CGX_SPU_BR_TRAIN_REP_S format, but with reserved and RX ready fields
 * removed.
 */
union cgx_spu_sds_sr_s {
	u32 u;
	struct cgx_spu_sds_sr_s_s {
		u32 pre_status                       : 2;
		u32 main_status                      : 2;
		u32 post_status                      : 2;
		u32 reserved_6_31                    : 26;
	} s;
	/* struct cgx_spu_sds_sr_s_s cn; */
};

/**
 * Register (RSL) cgx#_active_pc
 *
 * CGX ACTIVE PC Register This register counts the conditional clocks for
 * power management.
 */
union cgxx_active_pc {
	u64 u;
	struct cgxx_active_pc_s {
		u64 cnt                              : 64;
	} s;
	/* struct cgxx_active_pc_s cn; */
};

static inline u64 CGXX_ACTIVE_PC(void)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_ACTIVE_PC(void)
{
	return 0x2010;
}

/**
 * Register (RSL) cgx#_cmr#_activity
 *
 * CGX CMR Activity Registers
 */
union cgxx_cmrx_activity {
	u64 u;
	struct cgxx_cmrx_activity_s {
		u64 act_tx_lo                        : 1;
		u64 act_tx_hi                        : 1;
		u64 pause_tx                         : 1;
		u64 act_rx_lo                        : 1;
		u64 act_rx_hi                        : 1;
		u64 pause_rx                         : 1;
		u64 reserved_6_63                    : 58;
	} s;
	/* struct cgxx_cmrx_activity_s cn; */
};

static inline u64 CGXX_CMRX_ACTIVITY(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_ACTIVITY(u64 a)
{
	return 0x5f8 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_config
 *
 * CGX CMR Configuration Registers Logical MAC/PCS configuration
 * registers; one per LMAC. The maximum number of LMACs (and maximum LMAC
 * ID) that can be enabled by these registers is limited by
 * CGX()_CMR_RX_LMACS[LMACS] and CGX()_CMR_TX_LMACS[LMACS].  Internal:
 * \<pre\> Example configurations:   ------------------------------------
 * ---------------------------------------   Configuration
 * LMACS  Register             [ENABLE]    [LMAC_TYPE]   ----------------
 * -----------------------------------------------------------
 * 1x50G+1x25G+1xSGMII     4      CGXn_CMR0_CONFIG     1           8
 * CGXn_CMR1_CONFIG     0           --
 * CGXn_CMR2_CONFIG     1           7
 * CGXn_CMR3_CONFIG     1           0   ---------------------------------
 * ------------------------------------------   USXGMII
 * 1-4    CGXn_CMR0_CONFIG     1           a
 * CGXn_CMR1_CONFIG     1           a
 * CGXn_CMR2_CONFIG     1           a
 * CGXn_CMR3_CONFIG     1           a   ---------------------------------
 * ------------------------------------------   1x100GBASE-R4           1
 * CGXn_CMR0_CONFIG     1           9
 * CGXn_CMR1_CONFIG     0           --
 * CGXn_CMR2_CONFIG     0           --
 * CGXn_CMR3_CONFIG     0           --   --------------------------------
 * -------------------------------------------   2x50GBASE-R2
 * 2      CGXn_CMR0_CONFIG     1           8
 * CGXn_CMR1_CONFIG     1           8
 * CGXn_CMR2_CONFIG     0           --
 * CGXn_CMR3_CONFIG     0           --   --------------------------------
 * -------------------------------------------   4x25GBASE-R
 * 4      CGXn_CMR0_CONFIG     1           7
 * CGXn_CMR1_CONFIG     1           7
 * CGXn_CMR2_CONFIG     1           7
 * CGXn_CMR3_CONFIG     1           7   ---------------------------------
 * ------------------------------------------   QSGMII                  4
 * CGXn_CMR0_CONFIG     1           6
 * CGXn_CMR1_CONFIG     1           6
 * CGXn_CMR2_CONFIG     1           6
 * CGXn_CMR3_CONFIG     1           6   ---------------------------------
 * ------------------------------------------   1x40GBASE-R4            1
 * CGXn_CMR0_CONFIG     1           4
 * CGXn_CMR1_CONFIG     0           --
 * CGXn_CMR2_CONFIG     0           --
 * CGXn_CMR3_CONFIG     0           --   --------------------------------
 * -------------------------------------------   4x10GBASE-R
 * 4      CGXn_CMR0_CONFIG     1           3
 * CGXn_CMR1_CONFIG     1           3
 * CGXn_CMR2_CONFIG     1           3
 * CGXn_CMR3_CONFIG     1           3   ---------------------------------
 * ------------------------------------------   2xRXAUI                 2
 * CGXn_CMR0_CONFIG     1           2
 * CGXn_CMR1_CONFIG     1           2
 * CGXn_CMR2_CONFIG     0           --
 * CGXn_CMR3_CONFIG     0           --   --------------------------------
 * -------------------------------------------   1x10GBASE-X/XAUI/DXAUI
 * 1      CGXn_CMR0_CONFIG     1           1
 * CGXn_CMR1_CONFIG     0           --
 * CGXn_CMR2_CONFIG     0           --
 * CGXn_CMR3_CONFIG     0           --   --------------------------------
 * -------------------------------------------   4xSGMII/1000BASE-X
 * 4      CGXn_CMR0_CONFIG     1           0
 * CGXn_CMR1_CONFIG     1           0
 * CGXn_CMR2_CONFIG     1           0
 * CGXn_CMR3_CONFIG     1           0   ---------------------------------
 * ------------------------------------------ \</pre\>
 */
union cgxx_cmrx_config {
	u64 u;
	struct cgxx_cmrx_config_s {
		u64 lane_to_sds                      : 8;
		u64 reserved_8_39                    : 32;
		u64 lmac_type                        : 4;
		u64 unused                           : 8;
		u64 int_beat_gen                     : 1;
		u64 data_pkt_tx_en                   : 1;
		u64 data_pkt_rx_en                   : 1;
		u64 enable                           : 1;
		u64 x2p_select                       : 3;
		u64 p2x_select                       : 3;
		u64 reserved_62_63                   : 2;
	} s;
	/* struct cgxx_cmrx_config_s cn; */
};

static inline u64 CGXX_CMRX_CONFIG(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_CONFIG(u64 a)
{
	return 0 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_int
 *
 * CGX CMR Interrupt Register
 */
union cgxx_cmrx_int {
	u64 u;
	struct cgxx_cmrx_int_s {
		u64 pause_drp                        : 1;
		u64 overflw                          : 1;
		u64 nic_nxc                          : 1;
		u64 nix0_nxc                         : 1;
		u64 nix1_nxc                         : 1;
		u64 nix0_e_nxc                       : 1;
		u64 nix1_e_nxc                       : 1;
		u64 reserved_7_63                    : 57;
	} s;
	/* struct cgxx_cmrx_int_s cn; */
};

static inline u64 CGXX_CMRX_INT(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_INT(u64 a)
{
	return 0x40 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_int_ena_w1c
 *
 * CGX CMR Interrupt Enable Clear Register This register clears interrupt
 * enable bits.
 */
union cgxx_cmrx_int_ena_w1c {
	u64 u;
	struct cgxx_cmrx_int_ena_w1c_s {
		u64 pause_drp                        : 1;
		u64 overflw                          : 1;
		u64 nic_nxc                          : 1;
		u64 nix0_nxc                         : 1;
		u64 nix1_nxc                         : 1;
		u64 nix0_e_nxc                       : 1;
		u64 nix1_e_nxc                       : 1;
		u64 reserved_7_63                    : 57;
	} s;
	/* struct cgxx_cmrx_int_ena_w1c_s cn; */
};

static inline u64 CGXX_CMRX_INT_ENA_W1C(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_INT_ENA_W1C(u64 a)
{
	return 0x50 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_int_ena_w1s
 *
 * CGX CMR Interrupt Enable Set Register This register sets interrupt
 * enable bits.
 */
union cgxx_cmrx_int_ena_w1s {
	u64 u;
	struct cgxx_cmrx_int_ena_w1s_s {
		u64 pause_drp                        : 1;
		u64 overflw                          : 1;
		u64 nic_nxc                          : 1;
		u64 nix0_nxc                         : 1;
		u64 nix1_nxc                         : 1;
		u64 nix0_e_nxc                       : 1;
		u64 nix1_e_nxc                       : 1;
		u64 reserved_7_63                    : 57;
	} s;
	/* struct cgxx_cmrx_int_ena_w1s_s cn; */
};

static inline u64 CGXX_CMRX_INT_ENA_W1S(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_INT_ENA_W1S(u64 a)
{
	return 0x58 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_int_w1s
 *
 * CGX CMR Interrupt Set Register This register sets interrupt bits.
 */
union cgxx_cmrx_int_w1s {
	u64 u;
	struct cgxx_cmrx_int_w1s_s {
		u64 pause_drp                        : 1;
		u64 overflw                          : 1;
		u64 nic_nxc                          : 1;
		u64 nix0_nxc                         : 1;
		u64 nix1_nxc                         : 1;
		u64 nix0_e_nxc                       : 1;
		u64 nix1_e_nxc                       : 1;
		u64 reserved_7_63                    : 57;
	} s;
	/* struct cgxx_cmrx_int_w1s_s cn; */
};

static inline u64 CGXX_CMRX_INT_W1S(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_INT_W1S(u64 a)
{
	return 0x48 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_led_timing
 *
 * CGX MAC LED Activity Timing Registers
 */
union cgxx_cmrx_led_timing {
	u64 u;
	struct cgxx_cmrx_led_timing_s {
		u64 extension                        : 8;
		u64 reserved_8_63                    : 56;
	} s;
	/* struct cgxx_cmrx_led_timing_s cn; */
};

static inline u64 CGXX_CMRX_LED_TIMING(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_LED_TIMING(u64 a)
{
	return 0x5f0 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_prt_cbfc_ctl
 *
 * CGX CMR LMAC PFC Control Registers See CGX()_CMR()_RX_LOGL_XOFF[XOFF].
 */
union cgxx_cmrx_prt_cbfc_ctl {
	u64 u;
	struct cgxx_cmrx_prt_cbfc_ctl_s {
		u64 reserved_0_15                    : 16;
		u64 phys_bp                          : 16;
		u64 reserved_32_63                   : 32;
	} s;
	/* struct cgxx_cmrx_prt_cbfc_ctl_s cn; */
};

static inline u64 CGXX_CMRX_PRT_CBFC_CTL(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_PRT_CBFC_CTL(u64 a)
{
	return 0x608 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_rx_bp_drop
 *
 * CGX Receive Backpressure Drop Register
 */
union cgxx_cmrx_rx_bp_drop {
	u64 u;
	struct cgxx_cmrx_rx_bp_drop_s {
		u64 mark                             : 7;
		u64 reserved_7_63                    : 57;
	} s;
	/* struct cgxx_cmrx_rx_bp_drop_s cn; */
};

static inline u64 CGXX_CMRX_RX_BP_DROP(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_RX_BP_DROP(u64 a)
{
	return 0xd8 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_rx_bp_off
 *
 * CGX Receive Backpressure Off Register
 */
union cgxx_cmrx_rx_bp_off {
	u64 u;
	struct cgxx_cmrx_rx_bp_off_s {
		u64 mark                             : 7;
		u64 reserved_7_63                    : 57;
	} s;
	/* struct cgxx_cmrx_rx_bp_off_s cn; */
};

static inline u64 CGXX_CMRX_RX_BP_OFF(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_RX_BP_OFF(u64 a)
{
	return 0xe8 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_rx_bp_on
 *
 * CGX Receive Backpressure On Register
 */
union cgxx_cmrx_rx_bp_on {
	u64 u;
	struct cgxx_cmrx_rx_bp_on_s {
		u64 mark                             : 13;
		u64 reserved_13_63                   : 51;
	} s;
	/* struct cgxx_cmrx_rx_bp_on_s cn; */
};

static inline u64 CGXX_CMRX_RX_BP_ON(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_RX_BP_ON(u64 a)
{
	return 0xe0 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_rx_bp_status
 *
 * CGX CMR Receive Backpressure Status Registers
 */
union cgxx_cmrx_rx_bp_status {
	u64 u;
	struct cgxx_cmrx_rx_bp_status_s {
		u64 bp                               : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct cgxx_cmrx_rx_bp_status_s cn; */
};

static inline u64 CGXX_CMRX_RX_BP_STATUS(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_RX_BP_STATUS(u64 a)
{
	return 0xf0 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_rx_dmac_ctl0
 *
 * CGX CMR Receive DMAC Address-Control0 Register DMAC CAM control
 * register for use by X2P/NIX bound traffic. Received packets are only
 * passed to X2P/NIX when the DMAC0 filter result is ACCEPT and STEERING0
 * filter result is PASS. See also CGX()_CMR_RX_DMAC()_CAM0 and
 * CGX()_CMR_RX_STEERING0().  Internal: "* ALGORITHM Here is some pseudo
 * code that represents the address filter behavior. \<pre\>
 * dmac_addr_filter(uint8 prt, uint48 dmac) { for (lmac=0, lmac\<4,
 * lmac++) {   if (is_bcst(dmac))                               //
 * broadcast accept     return (CGX()_CMR(lmac)_RX_DMAC_CTL0[BCST_ACCEPT]
 * ? ACCEPT : REJECT);   if (is_mcst(dmac) &&
 * CGX()_CMR(lmac)_RX_DMAC_CTL0[MCST_MODE] == 0)   // multicast reject
 * return REJECT;   if (is_mcst(dmac) &&
 * CGX()_CMR(lmac)_RX_DMAC_CTL0[MCST_MODE] == 1)   // multicast accept
 * return ACCEPT;   else        // DMAC CAM filter     cam_hit = 0;   for
 * (i=0; i\<32; i++) {     cam = CGX()_CMR_RX_DMAC(i)_CAM0;     if
 * (cam[EN] && cam[ID] == lmac && cam[ADR] == dmac) {       cam_hit = 1;
 * break;     }   }   if (cam_hit) {     return
 * (CGX()_CMR(lmac)_RX_DMAC_CTL0[CAM_ACCEPT] ? ACCEPT : REJECT);   else
 * return (CGX()_CMR(lmac)_RX_DMAC_CTL0[CAM_ACCEPT] ? REJECT : ACCEPT);
 * } } \</pre\>"
 */
union cgxx_cmrx_rx_dmac_ctl0 {
	u64 u;
	struct cgxx_cmrx_rx_dmac_ctl0_s {
		u64 bcst_accept                      : 1;
		u64 mcst_mode                        : 2;
		u64 cam_accept                       : 1;
		u64 reserved_4_63                    : 60;
	} s;
	/* struct cgxx_cmrx_rx_dmac_ctl0_s cn; */
};

static inline u64 CGXX_CMRX_RX_DMAC_CTL0(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_RX_DMAC_CTL0(u64 a)
{
	return 0x1f8 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_rx_dmac_ctl1
 *
 * CGX CMR Receive DMAC Address-Control1 Register DMAC CAM control
 * register for use by NCSI bound traffic. Received packets are only
 * passed to NCSI when the DMAC1 filter result is ACCEPT and STEERING1
 * filter result is PASS. See also CGX()_CMR_RX_DMAC()_CAM1 and
 * CGX()_CMR_RX_STEERING1(). For use with the LMAC associated with NCSI;
 * see CGX()_CMR_GLOBAL_CONFIG[NCSI_LMAC_ID].  Internal: ALGORITHM: See
 * CGX()_CMR()_RX_DMAC_CTL0.
 */
union cgxx_cmrx_rx_dmac_ctl1 {
	u64 u;
	struct cgxx_cmrx_rx_dmac_ctl1_s {
		u64 bcst_accept                      : 1;
		u64 mcst_mode                        : 2;
		u64 cam_accept                       : 1;
		u64 reserved_4_63                    : 60;
	} s;
	/* struct cgxx_cmrx_rx_dmac_ctl1_s cn; */
};

static inline u64 CGXX_CMRX_RX_DMAC_CTL1(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_RX_DMAC_CTL1(u64 a)
{
	return 0x3f8 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_rx_fifo_len
 *
 * CGX CMR Receive Fifo Length Registers
 */
union cgxx_cmrx_rx_fifo_len {
	u64 u;
	struct cgxx_cmrx_rx_fifo_len_s {
		u64 fifo_len                         : 14;
		u64 busy                             : 1;
		u64 fifo_len_e                       : 14;
		u64 busy_e                           : 1;
		u64 reserved_30_63                   : 34;
	} s;
	/* struct cgxx_cmrx_rx_fifo_len_s cn; */
};

static inline u64 CGXX_CMRX_RX_FIFO_LEN(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_RX_FIFO_LEN(u64 a)
{
	return 0x108 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_rx_id_map
 *
 * CGX CMR Receive ID Map Register These registers set the RX LMAC ID
 * mapping for X2P/NIX.
 */
union cgxx_cmrx_rx_id_map {
	u64 u;
	struct cgxx_cmrx_rx_id_map_s {
		u64 pknd                             : 6;
		u64 unused                           : 2;
		u64 rid                              : 7;
		u64 reserved_15_63                   : 49;
	} s;
	/* struct cgxx_cmrx_rx_id_map_s cn; */
};

static inline u64 CGXX_CMRX_RX_ID_MAP(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_RX_ID_MAP(u64 a)
{
	return 0x60 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_rx_logl_xoff
 *
 * CGX CMR Receive Logical XOFF Registers
 */
union cgxx_cmrx_rx_logl_xoff {
	u64 u;
	struct cgxx_cmrx_rx_logl_xoff_s {
		u64 xoff                             : 16;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct cgxx_cmrx_rx_logl_xoff_s cn; */
};

static inline u64 CGXX_CMRX_RX_LOGL_XOFF(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_RX_LOGL_XOFF(u64 a)
{
	return 0xf8 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_rx_logl_xon
 *
 * CGX CMR Receive Logical XON Registers
 */
union cgxx_cmrx_rx_logl_xon {
	u64 u;
	struct cgxx_cmrx_rx_logl_xon_s {
		u64 xon                              : 16;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct cgxx_cmrx_rx_logl_xon_s cn; */
};

static inline u64 CGXX_CMRX_RX_LOGL_XON(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_RX_LOGL_XON(u64 a)
{
	return 0x100 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_rx_merge_stat0
 *
 * CGX RX Preemption Status Register 0
 */
union cgxx_cmrx_rx_merge_stat0 {
	u64 u;
	struct cgxx_cmrx_rx_merge_stat0_s {
		u64 fa_err_cnt                       : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_cmrx_rx_merge_stat0_s cn; */
};

static inline u64 CGXX_CMRX_RX_MERGE_STAT0(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_RX_MERGE_STAT0(u64 a)
{
	return 0x138 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_rx_merge_stat1
 *
 * CGX RX Preemption Status Register 1
 */
union cgxx_cmrx_rx_merge_stat1 {
	u64 u;
	struct cgxx_cmrx_rx_merge_stat1_s {
		u64 fs_err_cnt                       : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_cmrx_rx_merge_stat1_s cn; */
};

static inline u64 CGXX_CMRX_RX_MERGE_STAT1(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_RX_MERGE_STAT1(u64 a)
{
	return 0x140 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_rx_merge_stat2
 *
 * CGX RX Preemption Status Register 2
 */
union cgxx_cmrx_rx_merge_stat2 {
	u64 u;
	struct cgxx_cmrx_rx_merge_stat2_s {
		u64 fa_ok_cnt                        : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_cmrx_rx_merge_stat2_s cn; */
};

static inline u64 CGXX_CMRX_RX_MERGE_STAT2(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_RX_MERGE_STAT2(u64 a)
{
	return 0x148 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_rx_merge_stat3
 *
 * CGX RX Preemption Status Register 3
 */
union cgxx_cmrx_rx_merge_stat3 {
	u64 u;
	struct cgxx_cmrx_rx_merge_stat3_s {
		u64 ff_cnt                           : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_cmrx_rx_merge_stat3_s cn; */
};

static inline u64 CGXX_CMRX_RX_MERGE_STAT3(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_RX_MERGE_STAT3(u64 a)
{
	return 0x150 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_rx_merge_stat4
 *
 * CGX RX Preemption Status Register 4
 */
union cgxx_cmrx_rx_merge_stat4 {
	u64 u;
	struct cgxx_cmrx_rx_merge_stat4_s {
		u64 cnt                              : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_cmrx_rx_merge_stat4_s cn; */
};

static inline u64 CGXX_CMRX_RX_MERGE_STAT4(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_RX_MERGE_STAT4(u64 a)
{
	return 0x158 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_rx_pause_drop_time
 *
 * CGX CMR Receive Pause Drop-Time Register
 */
union cgxx_cmrx_rx_pause_drop_time {
	u64 u;
	struct cgxx_cmrx_rx_pause_drop_time_s {
		u64 pause_time                       : 16;
		u64 pause_time_e                     : 16;
		u64 reserved_32_63                   : 32;
	} s;
	/* struct cgxx_cmrx_rx_pause_drop_time_s cn; */
};

static inline u64 CGXX_CMRX_RX_PAUSE_DROP_TIME(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_RX_PAUSE_DROP_TIME(u64 a)
{
	return 0x68 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_rx_stat0
 *
 * CGX Receive Status Register 0 These registers provide a count of
 * received packets that meet the following conditions: * are not
 * recognized as ERROR packets(any OPCODE). * are not recognized as PAUSE
 * packets. * are not dropped due FIFO full status. * are not dropped due
 * DMAC0 or STEERING0 filtering.  Internal: "This pseudo code represents
 * the RX STAT0 through STAT8 accounting: \<pre\> If (errored)   incr
 * RX_STAT8 else if (ctrl packet, i.e. Pause/PFC)   incr RX_STAT2,3 else
 * if (fifo full drop)   incr RX_STAT6,7 else if (DMAC0/VLAN0 filter
 * drop)   incr RX_STAT4,5 if not a filter+decision else   incr
 * RX_STAT0,1 end \</pre\>"
 */
union cgxx_cmrx_rx_stat0 {
	u64 u;
	struct cgxx_cmrx_rx_stat0_s {
		u64 cnt                              : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_cmrx_rx_stat0_s cn; */
};

static inline u64 CGXX_CMRX_RX_STAT0(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_RX_STAT0(u64 a)
{
	return 0x70 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_rx_stat1
 *
 * CGX Receive Status Register 1 These registers provide a count of
 * octets of received packets.
 */
union cgxx_cmrx_rx_stat1 {
	u64 u;
	struct cgxx_cmrx_rx_stat1_s {
		u64 cnt                              : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_cmrx_rx_stat1_s cn; */
};

static inline u64 CGXX_CMRX_RX_STAT1(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_RX_STAT1(u64 a)
{
	return 0x78 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_rx_stat2
 *
 * CGX Receive Status Register 2 These registers provide a count of
 * received packets that meet the following conditions: * are not
 * recognized as ERROR packets(any OPCODE). * are recognized as PAUSE
 * packets.  Pause packets can be optionally dropped or forwarded based
 * on
 * CGX()_SMU()_RX_FRM_CTL[CTL_DRP]/CGX()_GMP_GMI_RX()_FRM_CTL[CTL_DRP].
 * This count increments regardless of whether the packet is dropped.
 */
union cgxx_cmrx_rx_stat2 {
	u64 u;
	struct cgxx_cmrx_rx_stat2_s {
		u64 cnt                              : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_cmrx_rx_stat2_s cn; */
};

static inline u64 CGXX_CMRX_RX_STAT2(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_RX_STAT2(u64 a)
{
	return 0x80 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_rx_stat3
 *
 * CGX Receive Status Register 3 These registers provide a count of
 * octets of received PAUSE and control packets.
 */
union cgxx_cmrx_rx_stat3 {
	u64 u;
	struct cgxx_cmrx_rx_stat3_s {
		u64 cnt                              : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_cmrx_rx_stat3_s cn; */
};

static inline u64 CGXX_CMRX_RX_STAT3(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_RX_STAT3(u64 a)
{
	return 0x88 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_rx_stat4
 *
 * CGX Receive Status Register 4 These registers provide a count of
 * received packets that meet the following conditions: * are not
 * recognized as ERROR packets(any OPCODE). * are not recognized as PAUSE
 * packets. * are not dropped due FIFO full status. * are dropped due
 * DMAC0 or STEERING0 filtering.  16B packets or smaller (20B in case of
 * FCS strip) as the result of truncation or other means are not dropped
 * by CGX (unless filter and decision is also asserted) and will never
 * appear in this count. Should the MAC signal to the CMR that the packet
 * be filtered upon decision before the end of packet, then STAT4 and
 * STAT5 will not be updated.
 */
union cgxx_cmrx_rx_stat4 {
	u64 u;
	struct cgxx_cmrx_rx_stat4_s {
		u64 cnt                              : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_cmrx_rx_stat4_s cn; */
};

static inline u64 CGXX_CMRX_RX_STAT4(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_RX_STAT4(u64 a)
{
	return 0x90 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_rx_stat5
 *
 * CGX Receive Status Register 5 These registers provide a count of
 * octets of filtered DMAC0 or VLAN STEERING0 packets.
 */
union cgxx_cmrx_rx_stat5 {
	u64 u;
	struct cgxx_cmrx_rx_stat5_s {
		u64 cnt                              : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_cmrx_rx_stat5_s cn; */
};

static inline u64 CGXX_CMRX_RX_STAT5(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_RX_STAT5(u64 a)
{
	return 0x98 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_rx_stat6
 *
 * CGX Receive Status Register 6 These registers provide a count of
 * received packets that meet the following conditions: * are not
 * recognized as ERROR packets(any OPCODE). * are not recognized as PAUSE
 * packets. * are dropped due FIFO full status.  They do not count any
 * packet that is truncated at the point of overflow and sent on to the
 * NIX. The truncated packet will be marked with error and increment
 * STAT8. These registers count all entire packets dropped by the FIFO
 * for a given LMAC.
 */
union cgxx_cmrx_rx_stat6 {
	u64 u;
	struct cgxx_cmrx_rx_stat6_s {
		u64 cnt                              : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_cmrx_rx_stat6_s cn; */
};

static inline u64 CGXX_CMRX_RX_STAT6(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_RX_STAT6(u64 a)
{
	return 0xa0 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_rx_stat7
 *
 * CGX Receive Status Register 7 These registers provide a count of
 * octets of received packets that were dropped due to a full receive
 * FIFO.
 */
union cgxx_cmrx_rx_stat7 {
	u64 u;
	struct cgxx_cmrx_rx_stat7_s {
		u64 cnt                              : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_cmrx_rx_stat7_s cn; */
};

static inline u64 CGXX_CMRX_RX_STAT7(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_RX_STAT7(u64 a)
{
	return 0xa8 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_rx_stat8
 *
 * CGX Receive Status Register 8 These registers provide a count of
 * received packets that meet the following conditions:  * are recognized
 * as ERROR packets(any OPCODE).
 */
union cgxx_cmrx_rx_stat8 {
	u64 u;
	struct cgxx_cmrx_rx_stat8_s {
		u64 cnt                              : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_cmrx_rx_stat8_s cn; */
};

static inline u64 CGXX_CMRX_RX_STAT8(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_RX_STAT8(u64 a)
{
	return 0xb0 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_rx_stat_pri#_xoff
 *
 * CGX CMR RX XON to XOFF transition Registers
 */
union cgxx_cmrx_rx_stat_prix_xoff {
	u64 u;
	struct cgxx_cmrx_rx_stat_prix_xoff_s {
		u64 cnt                              : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_cmrx_rx_stat_prix_xoff_s cn; */
};

static inline u64 CGXX_CMRX_RX_STAT_PRIX_XOFF(u64 a, u64 b)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_RX_STAT_PRIX_XOFF(u64 a, u64 b)
{
	return 0x7c0 + 0x40000 * a + 8 * b;
}

/**
 * Register (RSL) cgx#_cmr#_scratch#
 *
 * CGX CMR Scratch Registers
 */
union cgxx_cmrx_scratchx {
	u64 u;
	struct cgxx_cmrx_scratchx_s {
		u64 scratch                          : 64;
	} s;
	/* struct cgxx_cmrx_scratchx_s cn; */
};

static inline u64 CGXX_CMRX_SCRATCHX(u64 a, u64 b)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_SCRATCHX(u64 a, u64 b)
{
	return 0x1050 + 0x40000 * a + 8 * b;
}

/**
 * Register (RSL) cgx#_cmr#_sw_int
 *
 * CGX CMR Interrupt Register
 */
union cgxx_cmrx_sw_int {
	u64 u;
	struct cgxx_cmrx_sw_int_s {
		u64 sw_set                           : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct cgxx_cmrx_sw_int_s cn; */
};

static inline u64 CGXX_CMRX_SW_INT(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_SW_INT(u64 a)
{
	return 0x180 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_sw_int_ena_w1c
 *
 * CGX CMR Interrupt Enable Clear Register This register clears interrupt
 * enable bits.
 */
union cgxx_cmrx_sw_int_ena_w1c {
	u64 u;
	struct cgxx_cmrx_sw_int_ena_w1c_s {
		u64 sw_set                           : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct cgxx_cmrx_sw_int_ena_w1c_s cn; */
};

static inline u64 CGXX_CMRX_SW_INT_ENA_W1C(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_SW_INT_ENA_W1C(u64 a)
{
	return 0x190 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_sw_int_ena_w1s
 *
 * CGX CMR Interrupt Enable Set Register This register sets interrupt
 * enable bits.
 */
union cgxx_cmrx_sw_int_ena_w1s {
	u64 u;
	struct cgxx_cmrx_sw_int_ena_w1s_s {
		u64 sw_set                           : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct cgxx_cmrx_sw_int_ena_w1s_s cn; */
};

static inline u64 CGXX_CMRX_SW_INT_ENA_W1S(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_SW_INT_ENA_W1S(u64 a)
{
	return 0x198 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_sw_int_w1s
 *
 * CGX CMR Interrupt Set Register This register sets interrupt bits.
 */
union cgxx_cmrx_sw_int_w1s {
	u64 u;
	struct cgxx_cmrx_sw_int_w1s_s {
		u64 sw_set                           : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct cgxx_cmrx_sw_int_w1s_s cn; */
};

static inline u64 CGXX_CMRX_SW_INT_W1S(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_SW_INT_W1S(u64 a)
{
	return 0x188 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_tx_channel
 *
 * CGX CMR Transmit-Channels Registers
 */
union cgxx_cmrx_tx_channel {
	u64 u;
	struct cgxx_cmrx_tx_channel_s {
		u64 msk                              : 16;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct cgxx_cmrx_tx_channel_s cn; */
};

static inline u64 CGXX_CMRX_TX_CHANNEL(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_TX_CHANNEL(u64 a)
{
	return 0x600 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_tx_fifo_len
 *
 * CGX CMR Transmit Fifo Length Registers
 */
union cgxx_cmrx_tx_fifo_len {
	u64 u;
	struct cgxx_cmrx_tx_fifo_len_s {
		u64 fifo_len                         : 14;
		u64 lmac_idle                        : 1;
		u64 fifo_e_len                       : 14;
		u64 lmac_e_idle                      : 1;
		u64 reserved_30_63                   : 34;
	} s;
	/* struct cgxx_cmrx_tx_fifo_len_s cn; */
};

static inline u64 CGXX_CMRX_TX_FIFO_LEN(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_TX_FIFO_LEN(u64 a)
{
	return 0x618 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_tx_hg2_status
 *
 * CGX CMR Transmit HiGig2 Status Registers
 */
union cgxx_cmrx_tx_hg2_status {
	u64 u;
	struct cgxx_cmrx_tx_hg2_status_s {
		u64 lgtim2go                         : 16;
		u64 xof                              : 16;
		u64 reserved_32_63                   : 32;
	} s;
	/* struct cgxx_cmrx_tx_hg2_status_s cn; */
};

static inline u64 CGXX_CMRX_TX_HG2_STATUS(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_TX_HG2_STATUS(u64 a)
{
	return 0x610 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_tx_merge_stat0
 *
 * CGX TX Preemption Status Register 0
 */
union cgxx_cmrx_tx_merge_stat0 {
	u64 u;
	struct cgxx_cmrx_tx_merge_stat0_s {
		u64 ff_cnt                           : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_cmrx_tx_merge_stat0_s cn; */
};

static inline u64 CGXX_CMRX_TX_MERGE_STAT0(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_TX_MERGE_STAT0(u64 a)
{
	return 0x160 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_tx_ovr_bp
 *
 * CGX CMR Transmit-Channels Backpressure Override Registers
 */
union cgxx_cmrx_tx_ovr_bp {
	u64 u;
	struct cgxx_cmrx_tx_ovr_bp_s {
		u64 tx_chan_bp                       : 16;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct cgxx_cmrx_tx_ovr_bp_s cn; */
};

static inline u64 CGXX_CMRX_TX_OVR_BP(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_TX_OVR_BP(u64 a)
{
	return 0x620 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_tx_stat0
 *
 * CGX CMR Transmit Statistics Registers 0
 */
union cgxx_cmrx_tx_stat0 {
	u64 u;
	struct cgxx_cmrx_tx_stat0_s {
		u64 xscol                            : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_cmrx_tx_stat0_s cn; */
};

static inline u64 CGXX_CMRX_TX_STAT0(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_TX_STAT0(u64 a)
{
	return 0x700 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_tx_stat1
 *
 * CGX CMR Transmit Statistics Registers 1
 */
union cgxx_cmrx_tx_stat1 {
	u64 u;
	struct cgxx_cmrx_tx_stat1_s {
		u64 xsdef                            : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_cmrx_tx_stat1_s cn; */
};

static inline u64 CGXX_CMRX_TX_STAT1(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_TX_STAT1(u64 a)
{
	return 0x708 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_tx_stat10
 *
 * CGX CMR Transmit Statistics Registers 10
 */
union cgxx_cmrx_tx_stat10 {
	u64 u;
	struct cgxx_cmrx_tx_stat10_s {
		u64 hist4                            : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_cmrx_tx_stat10_s cn; */
};

static inline u64 CGXX_CMRX_TX_STAT10(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_TX_STAT10(u64 a)
{
	return 0x750 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_tx_stat11
 *
 * CGX CMR Transmit Statistics Registers 11
 */
union cgxx_cmrx_tx_stat11 {
	u64 u;
	struct cgxx_cmrx_tx_stat11_s {
		u64 hist5                            : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_cmrx_tx_stat11_s cn; */
};

static inline u64 CGXX_CMRX_TX_STAT11(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_TX_STAT11(u64 a)
{
	return 0x758 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_tx_stat12
 *
 * CGX CMR Transmit Statistics Registers 12
 */
union cgxx_cmrx_tx_stat12 {
	u64 u;
	struct cgxx_cmrx_tx_stat12_s {
		u64 hist6                            : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_cmrx_tx_stat12_s cn; */
};

static inline u64 CGXX_CMRX_TX_STAT12(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_TX_STAT12(u64 a)
{
	return 0x760 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_tx_stat13
 *
 * CGX CMR Transmit Statistics Registers 13
 */
union cgxx_cmrx_tx_stat13 {
	u64 u;
	struct cgxx_cmrx_tx_stat13_s {
		u64 hist7                            : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_cmrx_tx_stat13_s cn; */
};

static inline u64 CGXX_CMRX_TX_STAT13(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_TX_STAT13(u64 a)
{
	return 0x768 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_tx_stat14
 *
 * CGX CMR Transmit Statistics Registers 14
 */
union cgxx_cmrx_tx_stat14 {
	u64 u;
	struct cgxx_cmrx_tx_stat14_s {
		u64 bcst                             : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_cmrx_tx_stat14_s cn; */
};

static inline u64 CGXX_CMRX_TX_STAT14(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_TX_STAT14(u64 a)
{
	return 0x770 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_tx_stat15
 *
 * CGX CMR Transmit Statistics Registers 15
 */
union cgxx_cmrx_tx_stat15 {
	u64 u;
	struct cgxx_cmrx_tx_stat15_s {
		u64 mcst                             : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_cmrx_tx_stat15_s cn; */
};

static inline u64 CGXX_CMRX_TX_STAT15(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_TX_STAT15(u64 a)
{
	return 0x778 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_tx_stat16
 *
 * CGX CMR Transmit Statistics Registers 16
 */
union cgxx_cmrx_tx_stat16 {
	u64 u;
	struct cgxx_cmrx_tx_stat16_s {
		u64 undflw                           : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_cmrx_tx_stat16_s cn; */
};

static inline u64 CGXX_CMRX_TX_STAT16(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_TX_STAT16(u64 a)
{
	return 0x780 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_tx_stat17
 *
 * CGX CMR Transmit Statistics Registers 17
 */
union cgxx_cmrx_tx_stat17 {
	u64 u;
	struct cgxx_cmrx_tx_stat17_s {
		u64 ctl                              : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_cmrx_tx_stat17_s cn; */
};

static inline u64 CGXX_CMRX_TX_STAT17(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_TX_STAT17(u64 a)
{
	return 0x788 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_tx_stat2
 *
 * CGX CMR Transmit Statistics Registers 2
 */
union cgxx_cmrx_tx_stat2 {
	u64 u;
	struct cgxx_cmrx_tx_stat2_s {
		u64 mcol                             : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_cmrx_tx_stat2_s cn; */
};

static inline u64 CGXX_CMRX_TX_STAT2(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_TX_STAT2(u64 a)
{
	return 0x710 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_tx_stat3
 *
 * CGX CMR Transmit Statistics Registers 3
 */
union cgxx_cmrx_tx_stat3 {
	u64 u;
	struct cgxx_cmrx_tx_stat3_s {
		u64 scol                             : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_cmrx_tx_stat3_s cn; */
};

static inline u64 CGXX_CMRX_TX_STAT3(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_TX_STAT3(u64 a)
{
	return 0x718 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_tx_stat4
 *
 * CGX CMR Transmit Statistics Registers 4
 */
union cgxx_cmrx_tx_stat4 {
	u64 u;
	struct cgxx_cmrx_tx_stat4_s {
		u64 octs                             : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_cmrx_tx_stat4_s cn; */
};

static inline u64 CGXX_CMRX_TX_STAT4(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_TX_STAT4(u64 a)
{
	return 0x720 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_tx_stat5
 *
 * CGX CMR Transmit Statistics Registers 5
 */
union cgxx_cmrx_tx_stat5 {
	u64 u;
	struct cgxx_cmrx_tx_stat5_s {
		u64 pkts                             : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_cmrx_tx_stat5_s cn; */
};

static inline u64 CGXX_CMRX_TX_STAT5(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_TX_STAT5(u64 a)
{
	return 0x728 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_tx_stat6
 *
 * CGX CMR Transmit Statistics Registers 6
 */
union cgxx_cmrx_tx_stat6 {
	u64 u;
	struct cgxx_cmrx_tx_stat6_s {
		u64 hist0                            : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_cmrx_tx_stat6_s cn; */
};

static inline u64 CGXX_CMRX_TX_STAT6(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_TX_STAT6(u64 a)
{
	return 0x730 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_tx_stat7
 *
 * CGX CMR Transmit Statistics Registers 7
 */
union cgxx_cmrx_tx_stat7 {
	u64 u;
	struct cgxx_cmrx_tx_stat7_s {
		u64 hist1                            : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_cmrx_tx_stat7_s cn; */
};

static inline u64 CGXX_CMRX_TX_STAT7(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_TX_STAT7(u64 a)
{
	return 0x738 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_tx_stat8
 *
 * CGX CMR Transmit Statistics Registers 8
 */
union cgxx_cmrx_tx_stat8 {
	u64 u;
	struct cgxx_cmrx_tx_stat8_s {
		u64 hist2                            : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_cmrx_tx_stat8_s cn; */
};

static inline u64 CGXX_CMRX_TX_STAT8(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_TX_STAT8(u64 a)
{
	return 0x740 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_tx_stat9
 *
 * CGX CMR Transmit Statistics Registers 9
 */
union cgxx_cmrx_tx_stat9 {
	u64 u;
	struct cgxx_cmrx_tx_stat9_s {
		u64 hist3                            : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_cmrx_tx_stat9_s cn; */
};

static inline u64 CGXX_CMRX_TX_STAT9(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_TX_STAT9(u64 a)
{
	return 0x748 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_cmr#_tx_stat_pri#_xoff
 *
 * CGX CMR TX XON to XOFF transition Registers
 */
union cgxx_cmrx_tx_stat_prix_xoff {
	u64 u;
	struct cgxx_cmrx_tx_stat_prix_xoff_s {
		u64 cnt                              : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_cmrx_tx_stat_prix_xoff_s cn; */
};

static inline u64 CGXX_CMRX_TX_STAT_PRIX_XOFF(u64 a, u64 b)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMRX_TX_STAT_PRIX_XOFF(u64 a, u64 b)
{
	return 0x800 + 0x40000 * a + 8 * b;
}

/**
 * Register (RSL) cgx#_cmr_bad
 *
 * CGX CMR Bad Registers
 */
union cgxx_cmr_bad {
	u64 u;
	struct cgxx_cmr_bad_s {
		u64 rxb_nxl                          : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct cgxx_cmr_bad_s cn; */
};

static inline u64 CGXX_CMR_BAD(void)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMR_BAD(void)
{
	return 0x1020;
}

/**
 * Register (RSL) cgx#_cmr_chan_msk_and
 *
 * CGX CMR Backpressure Channel Mask AND Registers
 */
union cgxx_cmr_chan_msk_and {
	u64 u;
	struct cgxx_cmr_chan_msk_and_s {
		u64 msk_and                          : 64;
	} s;
	/* struct cgxx_cmr_chan_msk_and_s cn; */
};

static inline u64 CGXX_CMR_CHAN_MSK_AND(void)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMR_CHAN_MSK_AND(void)
{
	return 0x110;
}

/**
 * Register (RSL) cgx#_cmr_chan_msk_or
 *
 * CGX Backpressure Channel Mask OR Registers
 */
union cgxx_cmr_chan_msk_or {
	u64 u;
	struct cgxx_cmr_chan_msk_or_s {
		u64 msk_or                           : 64;
	} s;
	/* struct cgxx_cmr_chan_msk_or_s cn; */
};

static inline u64 CGXX_CMR_CHAN_MSK_OR(void)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMR_CHAN_MSK_OR(void)
{
	return 0x118;
}

/**
 * Register (RSL) cgx#_cmr_eco
 *
 * INTERNAL: CGX ECO Registers
 */
union cgxx_cmr_eco {
	u64 u;
	struct cgxx_cmr_eco_s {
		u64 eco_rw                           : 32;
		u64 eco_ro                           : 32;
	} s;
	/* struct cgxx_cmr_eco_s cn; */
};

static inline u64 CGXX_CMR_ECO(void)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMR_ECO(void)
{
	return 0x1028;
}

/**
 * Register (RSL) cgx#_cmr_global_config
 *
 * CGX CMR Global Configuration Register These registers configure the
 * global CMR, PCS, and MAC.
 */
union cgxx_cmr_global_config {
	u64 u;
	struct cgxx_cmr_global_config_s {
		u64 pmux_sds_sel                     : 1;
		u64 cgx_clk_enable                   : 1;
		u64 cmr_x2p_reset                    : 3;
		u64 interleave_mode                  : 1;
		u64 fcs_strip                        : 1;
		u64 ncsi_lmac_id                     : 2;
		u64 cmr_ncsi_drop                    : 1;
		u64 cmr_ncsi_reset                   : 1;
		u64 cmr_ncsi_tag_cnt                 : 13;
		u64 cmr_clken_ovrd                   : 1;
		u64 reserved_25_63                   : 39;
	} s;
	/* struct cgxx_cmr_global_config_s cn; */
};

static inline u64 CGXX_CMR_GLOBAL_CONFIG(void)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMR_GLOBAL_CONFIG(void)
{
	return 8;
}

/**
 * Register (RSL) cgx#_cmr_mem_int
 *
 * CGX CMR Memory Interrupt Register
 */
union cgxx_cmr_mem_int {
	u64 u;
	struct cgxx_cmr_mem_int_s {
		u64 gmp_in_overfl                    : 1;
		u64 smu_in_overfl                    : 1;
		u64 reserved_2_63                    : 62;
	} s;
	/* struct cgxx_cmr_mem_int_s cn; */
};

static inline u64 CGXX_CMR_MEM_INT(void)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMR_MEM_INT(void)
{
	return 0x10;
}

/**
 * Register (RSL) cgx#_cmr_mem_int_ena_w1c
 *
 * CGX CMR Memory Interrupt Enable Clear Register This register clears
 * interrupt enable bits.
 */
union cgxx_cmr_mem_int_ena_w1c {
	u64 u;
	struct cgxx_cmr_mem_int_ena_w1c_s {
		u64 gmp_in_overfl                    : 1;
		u64 smu_in_overfl                    : 1;
		u64 reserved_2_63                    : 62;
	} s;
	/* struct cgxx_cmr_mem_int_ena_w1c_s cn; */
};

static inline u64 CGXX_CMR_MEM_INT_ENA_W1C(void)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMR_MEM_INT_ENA_W1C(void)
{
	return 0x20;
}

/**
 * Register (RSL) cgx#_cmr_mem_int_ena_w1s
 *
 * CGX CMR Memory Interrupt Enable Set Register This register sets
 * interrupt enable bits.
 */
union cgxx_cmr_mem_int_ena_w1s {
	u64 u;
	struct cgxx_cmr_mem_int_ena_w1s_s {
		u64 gmp_in_overfl                    : 1;
		u64 smu_in_overfl                    : 1;
		u64 reserved_2_63                    : 62;
	} s;
	/* struct cgxx_cmr_mem_int_ena_w1s_s cn; */
};

static inline u64 CGXX_CMR_MEM_INT_ENA_W1S(void)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMR_MEM_INT_ENA_W1S(void)
{
	return 0x28;
}

/**
 * Register (RSL) cgx#_cmr_mem_int_w1s
 *
 * CGX CMR Memory Interrupt Set Register This register sets interrupt
 * bits.
 */
union cgxx_cmr_mem_int_w1s {
	u64 u;
	struct cgxx_cmr_mem_int_w1s_s {
		u64 gmp_in_overfl                    : 1;
		u64 smu_in_overfl                    : 1;
		u64 reserved_2_63                    : 62;
	} s;
	/* struct cgxx_cmr_mem_int_w1s_s cn; */
};

static inline u64 CGXX_CMR_MEM_INT_W1S(void)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMR_MEM_INT_W1S(void)
{
	return 0x18;
}

/**
 * Register (RSL) cgx#_cmr_nic_nxc_adr
 *
 * CGX CMR NIC NXC Exception Registers
 */
union cgxx_cmr_nic_nxc_adr {
	u64 u;
	struct cgxx_cmr_nic_nxc_adr_s {
		u64 channel                          : 12;
		u64 lmac_id                          : 4;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct cgxx_cmr_nic_nxc_adr_s cn; */
};

static inline u64 CGXX_CMR_NIC_NXC_ADR(void)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMR_NIC_NXC_ADR(void)
{
	return 0x1030;
}

/**
 * Register (RSL) cgx#_cmr_nix0_nxc_adr
 *
 * CGX CMR NIX0 NXC Exception Registers
 */
union cgxx_cmr_nix0_nxc_adr {
	u64 u;
	struct cgxx_cmr_nix0_nxc_adr_s {
		u64 channel                          : 12;
		u64 lmac_id                          : 4;
		u64 channel_e                        : 12;
		u64 lmac_e_id                        : 4;
		u64 reserved_32_63                   : 32;
	} s;
	/* struct cgxx_cmr_nix0_nxc_adr_s cn; */
};

static inline u64 CGXX_CMR_NIX0_NXC_ADR(void)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMR_NIX0_NXC_ADR(void)
{
	return 0x1038;
}

/**
 * Register (RSL) cgx#_cmr_nix1_nxc_adr
 *
 * CGX CMR NIX1 NXC Exception Registers
 */
union cgxx_cmr_nix1_nxc_adr {
	u64 u;
	struct cgxx_cmr_nix1_nxc_adr_s {
		u64 channel                          : 12;
		u64 lmac_id                          : 4;
		u64 channel_e                        : 12;
		u64 lmac_e_id                        : 4;
		u64 reserved_32_63                   : 32;
	} s;
	/* struct cgxx_cmr_nix1_nxc_adr_s cn; */
};

static inline u64 CGXX_CMR_NIX1_NXC_ADR(void)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMR_NIX1_NXC_ADR(void)
{
	return 0x1040;
}

/**
 * Register (RSL) cgx#_cmr_p2x#_count
 *
 * CGX P2X Activity Register
 */
union cgxx_cmr_p2xx_count {
	u64 u;
	struct cgxx_cmr_p2xx_count_s {
		u64 p2x_cnt                          : 64;
	} s;
	/* struct cgxx_cmr_p2xx_count_s cn; */
};

static inline u64 CGXX_CMR_P2XX_COUNT(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMR_P2XX_COUNT(u64 a)
{
	return 0x168 + 0x1000 * a;
}

/**
 * Register (RSL) cgx#_cmr_rx_dmac#_cam0
 *
 * CGX CMR Receive CAM Registers These registers provide access to the 32
 * DMAC CAM0 entries in CGX, for use by X2P/NIX bound traffic.
 */
union cgxx_cmr_rx_dmacx_cam0 {
	u64 u;
	struct cgxx_cmr_rx_dmacx_cam0_s {
		u64 adr                              : 48;
		u64 en                               : 1;
		u64 id                               : 2;
		u64 reserved_51_63                   : 13;
	} s;
	/* struct cgxx_cmr_rx_dmacx_cam0_s cn; */
};

static inline u64 CGXX_CMR_RX_DMACX_CAM0(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMR_RX_DMACX_CAM0(u64 a)
{
	return 0x200 + 8 * a;
}

/**
 * Register (RSL) cgx#_cmr_rx_dmac#_cam1
 *
 * CGX CMR Receive CAM Registers These registers provide access to the 32
 * DMAC CAM entries in CGX for use by NCSI bound traffic. See
 * CGX()_CMR_GLOBAL_CONFIG[NCSI_LMAC_ID] and CGX()_CMR_RX_STEERING1()
 * registers.
 */
union cgxx_cmr_rx_dmacx_cam1 {
	u64 u;
	struct cgxx_cmr_rx_dmacx_cam1_s {
		u64 adr                              : 48;
		u64 en                               : 1;
		u64 id                               : 2;
		u64 reserved_51_63                   : 13;
	} s;
	/* struct cgxx_cmr_rx_dmacx_cam1_s cn; */
};

static inline u64 CGXX_CMR_RX_DMACX_CAM1(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMR_RX_DMACX_CAM1(u64 a)
{
	return 0x400 + 8 * a;
}

/**
 * Register (RSL) cgx#_cmr_rx_lmacs
 *
 * CGX CMR Receive Logical MACs Registers
 */
union cgxx_cmr_rx_lmacs {
	u64 u;
	struct cgxx_cmr_rx_lmacs_s {
		u64 lmacs                            : 3;
		u64 reserved_3_63                    : 61;
	} s;
	/* struct cgxx_cmr_rx_lmacs_s cn; */
};

static inline u64 CGXX_CMR_RX_LMACS(void)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMR_RX_LMACS(void)
{
	return 0x128;
}

/**
 * Register (RSL) cgx#_cmr_rx_ovr_bp
 *
 * CGX CMR Receive-Ports Backpressure Override Registers Per-LMAC
 * backpressure override register. For SMU, CGX()_CMR_RX_OVR_BP[EN]\<0\>
 * must be set to one and CGX()_CMR_RX_OVR_BP[BP]\<0\> must be cleared to
 * zero (to forcibly disable hardware-automatic 802.3 PAUSE packet
 * generation) with the HiGig2 Protocol when
 * CGX()_SMU()_HG2_CONTROL[HG2TX_EN]=0. (The HiGig2 protocol is indicated
 * by CGX()_SMU()_TX_CTL[HG_EN]=1 and CGX()_SMU()_RX_UDD_SKP[LEN]=16).
 * Hardware can only auto-generate backpressure through HiGig2 messages
 * (optionally, when CGX()_SMU()_HG2_CONTROL[HG2TX_EN]=1) with the HiGig2
 * protocol.
 */
union cgxx_cmr_rx_ovr_bp {
	u64 u;
	struct cgxx_cmr_rx_ovr_bp_s {
		u64 ign_fifo_bp                      : 4;
		u64 bp                               : 4;
		u64 en                               : 4;
		u64 reserved_12_63                   : 52;
	} s;
	/* struct cgxx_cmr_rx_ovr_bp_s cn; */
};

static inline u64 CGXX_CMR_RX_OVR_BP(void)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMR_RX_OVR_BP(void)
{
	return 0x130;
}

/**
 * Register (RSL) cgx#_cmr_rx_stat10
 *
 * CGX Receive Status Register 10 These registers provide a count of
 * octets of filtered DMAC1 or VLAN STEERING1 packets.
 */
union cgxx_cmr_rx_stat10 {
	u64 u;
	struct cgxx_cmr_rx_stat10_s {
		u64 cnt                              : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_cmr_rx_stat10_s cn; */
};

static inline u64 CGXX_CMR_RX_STAT10(void)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMR_RX_STAT10(void)
{
	return 0xc0;
}

/**
 * Register (RSL) cgx#_cmr_rx_stat11
 *
 * CGX Receive Status Register 11 This registers provides a count of
 * packets dropped at the NCSI interface. This includes drops due to
 * CGX()_CMR_GLOBAL_CONFIG[CMR_NCSI_DROP] or NCSI FIFO full. The count of
 * dropped NCSI packets is not accounted for in any other stats
 * registers.
 */
union cgxx_cmr_rx_stat11 {
	u64 u;
	struct cgxx_cmr_rx_stat11_s {
		u64 cnt                              : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_cmr_rx_stat11_s cn; */
};

static inline u64 CGXX_CMR_RX_STAT11(void)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMR_RX_STAT11(void)
{
	return 0xc8;
}

/**
 * Register (RSL) cgx#_cmr_rx_stat12
 *
 * CGX Receive Status Register 12 This register provide a count of octets
 * of dropped at the NCSI interface.
 */
union cgxx_cmr_rx_stat12 {
	u64 u;
	struct cgxx_cmr_rx_stat12_s {
		u64 cnt                              : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_cmr_rx_stat12_s cn; */
};

static inline u64 CGXX_CMR_RX_STAT12(void)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMR_RX_STAT12(void)
{
	return 0xd0;
}

/**
 * Register (RSL) cgx#_cmr_rx_stat9
 *
 * CGX Receive Status Register 9 These registers provide a count of all
 * received packets that were dropped by the DMAC1 or VLAN STEERING1
 * filter. Packets that are dropped by the DMAC1 or VLAN STEERING1
 * filters are counted here regardless of whether they were ERR packets,
 * but does not include those reported in CGX()_CMR()_RX_STAT6. 16B
 * packets or smaller (20B in case of FCS strip) as the result of
 * truncation or other means are not dropped by CGX (unless filter and
 * decision is also asserted) and will never appear in this count. Should
 * the MAC signal to the CMR that the packet be filtered upon decision
 * before the end of packet, then STAT9 and STAT10 will not be updated.
 */
union cgxx_cmr_rx_stat9 {
	u64 u;
	struct cgxx_cmr_rx_stat9_s {
		u64 cnt                              : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_cmr_rx_stat9_s cn; */
};

static inline u64 CGXX_CMR_RX_STAT9(void)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMR_RX_STAT9(void)
{
	return 0xb8;
}

/**
 * Register (RSL) cgx#_cmr_rx_steering0#
 *
 * CGX CMR Receive Steering0 Registers These registers, along with
 * CGX()_CMR_RX_STEERING_VETYPE0(), provide eight filters for identifying
 * and steering receive traffic to X2P/NIX. Received packets are only
 * passed to X2P/NIX when the DMAC0 filter result is ACCEPT and STEERING0
 * filter result is PASS. See also CGX()_CMR()_RX_DMAC_CTL0.  Internal:
 * "* ALGORITHM \<pre\> rx_steering(uint48 pkt_dmac, uint16 pkt_etype,
 * uint16 pkt_vlan_id) {    for (int i = 0; i \< 8; i++) {       steer =
 * CGX()_CMR_RX_STEERING0(i);       vetype =
 * CGX()_CMR_RX_STEERING_VETYPE0(i);       if (steer[MCST_EN] ||
 * steer[DMAC_EN] || vetype[VLAN_EN] || vetype[VLAN_TAG_EN]) {
 * // Filter is enabled.          if (   (!steer[MCST_EN] ||
 * is_mcst(pkt_dmac))              && (!steer[DMAC_EN] || pkt_dmac ==
 * steer[DMAC])              && (!vetype[VLAN_EN] || pkt_vlan_id ==
 * vetype[VLAN_ID])              && (!vetype[VLAN_TAG_EN] || pkt_etype ==
 * vetype[VLAN_ETYPE]) )          {             // Filter match (all
 * enabled matching criteria are met).             return steer[PASS];
 * }       }    }    return CGX()_CMR_RX_STEERING_DEFAULT0[PASS]; // No
 * match } \</pre\>"
 */
union cgxx_cmr_rx_steering0x {
	u64 u;
	struct cgxx_cmr_rx_steering0x_s {
		u64 dmac                             : 48;
		u64 dmac_en                          : 1;
		u64 mcst_en                          : 1;
		u64 pass                             : 1;
		u64 reserved_51_63                   : 13;
	} s;
	/* struct cgxx_cmr_rx_steering0x_s cn; */
};

static inline u64 CGXX_CMR_RX_STEERING0X(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMR_RX_STEERING0X(u64 a)
{
	return 0x300 + 8 * a;
}

/**
 * Register (RSL) cgx#_cmr_rx_steering1#
 *
 * CGX CMR Receive Steering1 Registers These registers, along with
 * CGX()_CMR_RX_STEERING_VETYPE1(), provide eight filters for identifying
 * and steering NCSI receive traffic. Received packets are only passed to
 * NCSI when the DMAC1 filter result is ACCEPT and STEERING1 filter
 * result is PASS. See also CGX()_CMR_RX_DMAC()_CAM1 and
 * CGX()_CMR_RX_STEERING1(). For use with the LMAC associated with NCSI.
 * See CGX()_CMR_GLOBAL_CONFIG[NCSI_LMAC_ID].  Internal: ALGORITHM: See
 * CGX()_CMR_RX_STEERING0().
 */
union cgxx_cmr_rx_steering1x {
	u64 u;
	struct cgxx_cmr_rx_steering1x_s {
		u64 dmac                             : 48;
		u64 dmac_en                          : 1;
		u64 mcst_en                          : 1;
		u64 pass                             : 1;
		u64 reserved_51_63                   : 13;
	} s;
	/* struct cgxx_cmr_rx_steering1x_s cn; */
};

static inline u64 CGXX_CMR_RX_STEERING1X(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMR_RX_STEERING1X(u64 a)
{
	return 0x500 + 8 * a;
}

/**
 * Register (RSL) cgx#_cmr_rx_steering_default0
 *
 * CGX CMR Receive Steering Default0 Destination Register For determining
 * destination of traffic that does not meet matching algorithm described
 * in registers CGX()_CMR_RX_STEERING0() and
 * CGX()_CMR_RX_STEERING_VETYPE0(). All 16B packets or smaller (20B in
 * case of FCS strip) as the result of truncation will steer to default
 * destination
 */
union cgxx_cmr_rx_steering_default0 {
	u64 u;
	struct cgxx_cmr_rx_steering_default0_s {
		u64 pass                             : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct cgxx_cmr_rx_steering_default0_s cn; */
};

static inline u64 CGXX_CMR_RX_STEERING_DEFAULT0(void)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMR_RX_STEERING_DEFAULT0(void)
{
	return 0x3f0;
}

/**
 * Register (RSL) cgx#_cmr_rx_steering_default1
 *
 * CGX CMR Receive Steering Default1 Destination Register For use with
 * the lmac_id associated with NCSI. See
 * CGX()_CMR_GLOBAL_CONFIG[NCSI_LMAC_ID]. For determining destination of
 * traffic that does not meet matching algorithm described in registers
 * CGX()_CMR_RX_STEERING1() and CGX()_CMR_RX_STEERING_VETYPE1(). All 16B
 * packets or smaller (20B in case of FCS strip) as the result of
 * truncation will steer to default destination
 */
union cgxx_cmr_rx_steering_default1 {
	u64 u;
	struct cgxx_cmr_rx_steering_default1_s {
		u64 pass                             : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct cgxx_cmr_rx_steering_default1_s cn; */
};

static inline u64 CGXX_CMR_RX_STEERING_DEFAULT1(void)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMR_RX_STEERING_DEFAULT1(void)
{
	return 0x5e0;
}

/**
 * Register (RSL) cgx#_cmr_rx_steering_vetype0#
 *
 * CGX CMR Receive VLAN Ethertype1 Register These registers, along with
 * CGX()_CMR_RX_STEERING0(), provide eight filters for identifying and
 * steering X2P/NIX receive traffic.
 */
union cgxx_cmr_rx_steering_vetype0x {
	u64 u;
	struct cgxx_cmr_rx_steering_vetype0x_s {
		u64 vlan_etype                       : 16;
		u64 vlan_tag_en                      : 1;
		u64 vlan_id                          : 12;
		u64 vlan_en                          : 1;
		u64 reserved_30_63                   : 34;
	} s;
	/* struct cgxx_cmr_rx_steering_vetype0x_s cn; */
};

static inline u64 CGXX_CMR_RX_STEERING_VETYPE0X(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMR_RX_STEERING_VETYPE0X(u64 a)
{
	return 0x380 + 8 * a;
}

/**
 * Register (RSL) cgx#_cmr_rx_steering_vetype1#
 *
 * CGX CMR Receive VLAN Ethertype1 Register For use with the lmac_id
 * associated with NCSI. See CGX()_CMR_GLOBAL_CONFIG[NCSI_LMAC_ID]. These
 * registers, along with CGX()_CMR_RX_STEERING1(), provide eight filters
 * for identifying and steering NCSI receive traffic.
 */
union cgxx_cmr_rx_steering_vetype1x {
	u64 u;
	struct cgxx_cmr_rx_steering_vetype1x_s {
		u64 vlan_etype                       : 16;
		u64 vlan_tag_en                      : 1;
		u64 vlan_id                          : 12;
		u64 vlan_en                          : 1;
		u64 reserved_30_63                   : 34;
	} s;
	/* struct cgxx_cmr_rx_steering_vetype1x_s cn; */
};

static inline u64 CGXX_CMR_RX_STEERING_VETYPE1X(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMR_RX_STEERING_VETYPE1X(u64 a)
{
	return 0x580 + 8 * a;
}

/**
 * Register (RSL) cgx#_cmr_tx_lmacs
 *
 * CGX CMR Transmit Logical MACs Registers This register sets the number
 * of LMACs allowed on the TX interface. The value is important for
 * defining the partitioning of the transmit FIFO.
 */
union cgxx_cmr_tx_lmacs {
	u64 u;
	struct cgxx_cmr_tx_lmacs_s {
		u64 lmacs                            : 3;
		u64 reserved_3_63                    : 61;
	} s;
	/* struct cgxx_cmr_tx_lmacs_s cn; */
};

static inline u64 CGXX_CMR_TX_LMACS(void)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMR_TX_LMACS(void)
{
	return 0x1000;
}

/**
 * Register (RSL) cgx#_cmr_x2p#_count
 *
 * CGX X2P Activity Register
 */
union cgxx_cmr_x2px_count {
	u64 u;
	struct cgxx_cmr_x2px_count_s {
		u64 x2p_cnt                          : 64;
	} s;
	/* struct cgxx_cmr_x2px_count_s cn; */
};

static inline u64 CGXX_CMR_X2PX_COUNT(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CMR_X2PX_COUNT(u64 a)
{
	return 0x170 + 0x1000 * a;
}

/**
 * Register (RSL) cgx#_const
 *
 * CGX CONST Registers This register contains constants for software
 * discovery.
 */
union cgxx_const {
	u64 u;
	struct cgxx_const_s {
		u64 tx_fifosz                        : 24;
		u64 lmacs                            : 8;
		u64 rx_fifosz                        : 24;
		u64 reserved_56_63                   : 8;
	} s;
	/* struct cgxx_const_s cn; */
};

static inline u64 CGXX_CONST(void)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CONST(void)
{
	return 0x2000;
}

/**
 * Register (RSL) cgx#_const1
 *
 * CGX CONST1 Registers This register contains constants for software
 * discovery.
 */
union cgxx_const1 {
	u64 u;
	struct cgxx_const1_s {
		u64 types                            : 11;
		u64 res_types                        : 21;
		u64 reserved_32_63                   : 32;
	} s;
	/* struct cgxx_const1_s cn; */
};

static inline u64 CGXX_CONST1(void)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_CONST1(void)
{
	return 0x2008;
}

/**
 * Register (RSL) cgx#_gmp_gmi#_rx_wol_ctrl0
 *
 * CGX GMP GMI RX Wake-on-LAN Control 0 Registers
 */
union cgxx_gmp_gmix_rx_wol_ctrl0 {
	u64 u;
	struct cgxx_gmp_gmix_rx_wol_ctrl0_s {
		u64 dmac                             : 48;
		u64 pswd_len                         : 4;
		u64 reserved_52_63                   : 12;
	} s;
	/* struct cgxx_gmp_gmix_rx_wol_ctrl0_s cn; */
};

static inline u64 CGXX_GMP_GMIX_RX_WOL_CTRL0(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_GMIX_RX_WOL_CTRL0(u64 a)
{
	return 0x38a00 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_gmi#_rx_wol_ctrl1
 *
 * CGX GMP GMI RX Wake-on-LAN Control 1 Registers
 */
union cgxx_gmp_gmix_rx_wol_ctrl1 {
	u64 u;
	struct cgxx_gmp_gmix_rx_wol_ctrl1_s {
		u64 pswd                             : 64;
	} s;
	/* struct cgxx_gmp_gmix_rx_wol_ctrl1_s cn; */
};

static inline u64 CGXX_GMP_GMIX_RX_WOL_CTRL1(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_GMIX_RX_WOL_CTRL1(u64 a)
{
	return 0x38a08 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_gmi#_tx_eee
 *
 * INTERNAL: CGX GMP GMI TX EEE Configure Registers  Reserved. Internal:
 * These registers control when GMP GMI TX requests to enter or exist
 * LPI. Those registers take effect only when EEE is supported and
 * enabled for a given LMAC.
 */
union cgxx_gmp_gmix_tx_eee {
	u64 u;
	struct cgxx_gmp_gmix_tx_eee_s {
		u64 idle_thresh                      : 28;
		u64 reserved_28                      : 1;
		u64 force_lpi                        : 1;
		u64 wakeup                           : 1;
		u64 auto_lpi                         : 1;
		u64 idle_cnt                         : 28;
		u64 tx_lpi                           : 1;
		u64 tx_lpi_wait                      : 1;
		u64 sync_status_lpi_enable           : 1;
		u64 reserved_63                      : 1;
	} s;
	/* struct cgxx_gmp_gmix_tx_eee_s cn; */
};

static inline u64 CGXX_GMP_GMIX_TX_EEE(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_GMIX_TX_EEE(u64 a)
{
	return 0x38800 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_gmi#_tx_eee_cfg1
 *
 * INTERNAL: CGX GMP GMI TX EEE Configure More Configuration Registers
 * Reserved. Internal: Controls the GMP exiting of LPI and starting to
 * send data.
 */
union cgxx_gmp_gmix_tx_eee_cfg1 {
	u64 u;
	struct cgxx_gmp_gmix_tx_eee_cfg1_s {
		u64 wake2data_time                   : 24;
		u64 reserved_24_35                   : 12;
		u64 tx_eee_enable                    : 1;
		u64 reserved_37_39                   : 3;
		u64 sync2lpi_time                    : 21;
		u64 reserved_61_63                   : 3;
	} s;
	struct cgxx_gmp_gmix_tx_eee_cfg1_cn {
		u64 wake2data_time                   : 24;
		u64 reserved_24_31                   : 8;
		u64 reserved_32_35                   : 4;
		u64 tx_eee_enable                    : 1;
		u64 reserved_37_39                   : 3;
		u64 sync2lpi_time                    : 21;
		u64 reserved_61_63                   : 3;
	} cn;
};

static inline u64 CGXX_GMP_GMIX_TX_EEE_CFG1(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_GMIX_TX_EEE_CFG1(u64 a)
{
	return 0x38808 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_gmi#_wol_int
 *
 * CGX GMP GMI RX WOL Interrupt Registers These registers allow WOL
 * interrupts to be sent to the control processor.
 */
union cgxx_gmp_gmix_wol_int {
	u64 u;
	struct cgxx_gmp_gmix_wol_int_s {
		u64 wol_rcvd                         : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct cgxx_gmp_gmix_wol_int_s cn; */
};

static inline u64 CGXX_GMP_GMIX_WOL_INT(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_GMIX_WOL_INT(u64 a)
{
	return 0x38a80 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_gmi#_wol_int_ena_w1c
 *
 * CGX GMP GMI RX WOL Interrupt Enable Clear Registers This register
 * clears interrupt enable bits.
 */
union cgxx_gmp_gmix_wol_int_ena_w1c {
	u64 u;
	struct cgxx_gmp_gmix_wol_int_ena_w1c_s {
		u64 wol_rcvd                         : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct cgxx_gmp_gmix_wol_int_ena_w1c_s cn; */
};

static inline u64 CGXX_GMP_GMIX_WOL_INT_ENA_W1C(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_GMIX_WOL_INT_ENA_W1C(u64 a)
{
	return 0x38a90 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_gmi#_wol_int_ena_w1s
 *
 * CGX GMP GMI RX WOL Interrupt Enable Set Registers This register sets
 * interrupt enable bits.
 */
union cgxx_gmp_gmix_wol_int_ena_w1s {
	u64 u;
	struct cgxx_gmp_gmix_wol_int_ena_w1s_s {
		u64 wol_rcvd                         : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct cgxx_gmp_gmix_wol_int_ena_w1s_s cn; */
};

static inline u64 CGXX_GMP_GMIX_WOL_INT_ENA_W1S(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_GMIX_WOL_INT_ENA_W1S(u64 a)
{
	return 0x38a98 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_gmi#_wol_int_w1s
 *
 * CGX GMP GMI RX WOL Interrupt Set Registers This register sets
 * interrupt bits.
 */
union cgxx_gmp_gmix_wol_int_w1s {
	u64 u;
	struct cgxx_gmp_gmix_wol_int_w1s_s {
		u64 wol_rcvd                         : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct cgxx_gmp_gmix_wol_int_w1s_s cn; */
};

static inline u64 CGXX_GMP_GMIX_WOL_INT_W1S(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_GMIX_WOL_INT_W1S(u64 a)
{
	return 0x38a88 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_gmi_prt#_cfg
 *
 * CGX GMP GMI LMAC Configuration Registers This register controls the
 * configuration of the LMAC.
 */
union cgxx_gmp_gmi_prtx_cfg {
	u64 u;
	struct cgxx_gmp_gmi_prtx_cfg_s {
		u64 reserved_0                       : 1;
		u64 speed                            : 1;
		u64 duplex                           : 1;
		u64 slottime                         : 1;
		u64 reserved_4_7                     : 4;
		u64 speed_msb                        : 1;
		u64 reserved_9_11                    : 3;
		u64 rx_idle                          : 1;
		u64 tx_idle                          : 1;
		u64 reserved_14_63                   : 50;
	} s;
	/* struct cgxx_gmp_gmi_prtx_cfg_s cn; */
};

static inline u64 CGXX_GMP_GMI_PRTX_CFG(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_GMI_PRTX_CFG(u64 a)
{
	return 0x38020 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_gmi_rx#_decision
 *
 * CGX GMP Packet-Decision Registers This register specifies the byte
 * count used to determine when to accept or to filter a packet. As each
 * byte in a packet is received by GMI, the L2 byte count is compared
 * against [CNT]. In normal operation, the L2 header begins after the
 * PREAMBLE + SFD (CGX()_GMP_GMI_RX()_FRM_CTL[PRE_CHK] = 1) and any
 * optional UDD skip data (CGX()_GMP_GMI_RX()_UDD_SKP[LEN]).  Internal:
 * Notes: As each byte in a packet is received by GMI, the L2 byte count
 * is compared against the [CNT].  The L2 byte count is the number of
 * bytes from the beginning of the L2 header (DMAC).  In normal
 * operation, the L2 header begins after the PREAMBLE+SFD
 * (CGX()_GMP_GMI_RX()_FRM_CTL[PRE_CHK]=1) and any optional UDD skip data
 * (CGX()_GMP_GMI_RX()_UDD_SKP[LEN]). When
 * CGX()_GMP_GMI_RX()_FRM_CTL[PRE_CHK] is clear, PREAMBLE+SFD are
 * prepended to the packet and would require UDD skip length to account
 * for them.  Full Duplex: _   L2 Size \<  [CNT] - Accept packet. No
 * filtering is applied. _   L2 Size \>= [CNT] - Apply filter. Accept
 * packet based on PAUSE packet filter.  Half Duplex: _   L2 Size \<
 * [CNT] - Drop packet. Packet is unconditionally dropped. _   L2 Size
 * \>= [CNT] - Accept packet.  where L2_size = MAX(0, total_packet_size -
 * CGX()_GMP_GMI_RX()_UDD_SKP[LEN] -
 * ((CGX()_GMP_GMI_RX()_FRM_CTL[PRE_CHK]==1)*8)).
 */
union cgxx_gmp_gmi_rxx_decision {
	u64 u;
	struct cgxx_gmp_gmi_rxx_decision_s {
		u64 cnt                              : 5;
		u64 reserved_5_63                    : 59;
	} s;
	/* struct cgxx_gmp_gmi_rxx_decision_s cn; */
};

static inline u64 CGXX_GMP_GMI_RXX_DECISION(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_GMI_RXX_DECISION(u64 a)
{
	return 0x38040 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_gmi_rx#_frm_chk
 *
 * CGX GMP Frame Check Registers
 */
union cgxx_gmp_gmi_rxx_frm_chk {
	u64 u;
	struct cgxx_gmp_gmi_rxx_frm_chk_s {
		u64 minerr                           : 1;
		u64 carext                           : 1;
		u64 reserved_2                       : 1;
		u64 jabber                           : 1;
		u64 fcserr                           : 1;
		u64 reserved_5_6                     : 2;
		u64 rcverr                           : 1;
		u64 skperr                           : 1;
		u64 reserved_9_63                    : 55;
	} s;
	/* struct cgxx_gmp_gmi_rxx_frm_chk_s cn; */
};

static inline u64 CGXX_GMP_GMI_RXX_FRM_CHK(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_GMI_RXX_FRM_CHK(u64 a)
{
	return 0x38030 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_gmi_rx#_frm_ctl
 *
 * CGX GMP Frame Control Registers This register controls the handling of
 * the frames. The [CTL_BCK] and [CTL_DRP] bits control how the hardware
 * handles incoming PAUSE packets. The most common modes of operation: _
 * [CTL_BCK] = 1, [CTL_DRP] = 1: hardware handles everything. _ [CTL_BCK]
 * = 0, [CTL_DRP] = 0: software sees all PAUSE frames. _ [CTL_BCK] = 0,
 * [CTL_DRP] = 1: all PAUSE frames are completely ignored.  These control
 * bits should be set to [CTL_BCK] = 0, [CTL_DRP] = 0 in half-duplex
 * mode. Since PAUSE packets only apply to full duplex operation, any
 * PAUSE packet would constitute an exception which should be handled by
 * the processing cores. PAUSE packets should not be forwarded.
 * Internal: Notes: [PRE_STRP]: When [PRE_CHK] is set (indicating that
 * the PREAMBLE will be sent), [PRE_STRP] determines if the PREAMBLE+SFD
 * bytes are thrown away or sent to the Octane core as part of the
 * packet. In either mode, the PREAMBLE+SFD bytes are not counted toward
 * the packet size when checking against the MIN and MAX bounds.
 * Furthermore, the bytes are skipped when locating the start of the L2
 * header for DMAC and Control frame recognition.
 */
union cgxx_gmp_gmi_rxx_frm_ctl {
	u64 u;
	struct cgxx_gmp_gmi_rxx_frm_ctl_s {
		u64 pre_chk                          : 1;
		u64 pre_strp                         : 1;
		u64 ctl_drp                          : 1;
		u64 ctl_bck                          : 1;
		u64 ctl_mcst                         : 1;
		u64 ctl_smac                         : 1;
		u64 pre_free                         : 1;
		u64 reserved_7_8                     : 2;
		u64 pre_align                        : 1;
		u64 null_dis                         : 1;
		u64 reserved_11                      : 1;
		u64 ptp_mode                         : 1;
		u64 rx_fc_type                       : 1;
		u64 reserved_14_63                   : 50;
	} s;
	struct cgxx_gmp_gmi_rxx_frm_ctl_cn {
		u64 pre_chk                          : 1;
		u64 pre_strp                         : 1;
		u64 ctl_drp                          : 1;
		u64 ctl_bck                          : 1;
		u64 ctl_mcst                         : 1;
		u64 ctl_smac                         : 1;
		u64 pre_free                         : 1;
		u64 reserved_7                       : 1;
		u64 reserved_8                       : 1;
		u64 pre_align                        : 1;
		u64 null_dis                         : 1;
		u64 reserved_11                      : 1;
		u64 ptp_mode                         : 1;
		u64 rx_fc_type                       : 1;
		u64 reserved_14_63                   : 50;
	} cn;
};

static inline u64 CGXX_GMP_GMI_RXX_FRM_CTL(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_GMI_RXX_FRM_CTL(u64 a)
{
	return 0x38028 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_gmi_rx#_ifg
 *
 * CGX GMI Minimum Interframe-Gap Cycles Registers This register
 * specifies the minimum number of interframe-gap (IFG) cycles between
 * packets.
 */
union cgxx_gmp_gmi_rxx_ifg {
	u64 u;
	struct cgxx_gmp_gmi_rxx_ifg_s {
		u64 ifg                              : 4;
		u64 reserved_4_63                    : 60;
	} s;
	/* struct cgxx_gmp_gmi_rxx_ifg_s cn; */
};

static inline u64 CGXX_GMP_GMI_RXX_IFG(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_GMI_RXX_IFG(u64 a)
{
	return 0x38058 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_gmi_rx#_int
 *
 * CGX GMP GMI RX Interrupt Registers These registers allow interrupts to
 * be sent to the control processor. * Exception conditions \<10:0\> can
 * also set the rcv/opcode in the received packet's work-queue entry.
 * CGX()_GMP_GMI_RX()_FRM_CHK provides a bit mask for configuring which
 * conditions set the error. In half duplex operation, the expectation is
 * that collisions will appear as either MINERR or CAREXT errors.
 * Internal: Notes: (1) exception conditions 10:0 can also set the
 * rcv/opcode in the received packet's workQ entry.  The
 * CGX()_GMP_GMI_RX()_FRM_CHK register provides a bit mask for
 * configuring which conditions set the error.  (2) in half duplex
 * operation, the expectation is that collisions will appear as either
 * MINERR o r CAREXT errors.  (3) JABBER An RX jabber error indicates
 * that a packet was received which is longer than the maximum allowed
 * packet as defined by the system.  GMI will truncate the packet at the
 * JABBER count. Failure to do so could lead to system instabilty.  (4)
 * NIBERR This error is illegal at 1000Mbs speeds
 * (CGX()_GMP_GMI_PRT()_CFG[SPEED]==0) and will never assert.  (5) MINERR
 * total frame DA+SA+TL+DATA+PAD+FCS \< 64  (6) ALNERR Indicates that the
 * packet received was not an integer number of bytes.  If FCS checking
 * is enabled, ALNERR will only assert if the FCS is bad.  If FCS
 * checking is disabled, ALNERR will assert in all non-integer frame
 * cases.  (7) Collisions Collisions can only occur in half-duplex mode.
 * A collision is assumed by the receiver when the slottime
 * (CGX()_GMP_GMI_PRT()_CFG[SLOTTIME]) is not satisfied.  In 10/100 mode,
 * this will result in a frame \< SLOTTIME.  In 1000 mode, it could
 * result either in frame \< SLOTTIME or a carrier extend error with the
 * SLOTTIME.  These conditions are visible by... . transfer ended before
 * slottime COLDET . carrier extend error           CAREXT  (A) LENERR
 * Length errors occur when the received packet does not match the length
 * field.  LENERR is only checked for packets between 64 and 1500 bytes.
 * For untagged frames, the length must exact match.  For tagged frames
 * the length or length+4 must match.  (B) PCTERR checks that the frame
 * begins with a valid PREAMBLE sequence. Does not check the number of
 * PREAMBLE cycles.  (C) OVRERR *DON'T PUT IN HRM* OVRERR is an
 * architectural assertion check internal to GMI to make sure no
 * assumption was violated.  In a correctly operating system, this
 * interrupt can never fire. GMI has an internal arbiter which selects
 * which of four ports to buffer in the main RX FIFO.  If we normally
 * buffer eight bytes, then each port will typically push a tick every
 * eight cycles if the packet interface is going as fast as possible.  If
 * there are four ports, they push every two cycles.  So that's the
 * assumption.  That the inbound module will always be able to consume
 * the tick before another is produced.  If that doesn't happen that's
 * when OVRERR will assert."
 */
union cgxx_gmp_gmi_rxx_int {
	u64 u;
	struct cgxx_gmp_gmi_rxx_int_s {
		u64 minerr                           : 1;
		u64 carext                           : 1;
		u64 jabber                           : 1;
		u64 fcserr                           : 1;
		u64 rcverr                           : 1;
		u64 skperr                           : 1;
		u64 ovrerr                           : 1;
		u64 pcterr                           : 1;
		u64 rsverr                           : 1;
		u64 falerr                           : 1;
		u64 coldet                           : 1;
		u64 ifgerr                           : 1;
		u64 reserved_12_63                   : 52;
	} s;
	struct cgxx_gmp_gmi_rxx_int_cn {
		u64 minerr                           : 1;
		u64 carext                           : 1;
		u64 jabber                           : 1;
		u64 fcserr                           : 1;
		u64 rcverr                           : 1;
		u64 skperr                           : 1;
		u64 ovrerr                           : 1;
		u64 pcterr                           : 1;
		u64 rsverr                           : 1;
		u64 falerr                           : 1;
		u64 coldet                           : 1;
		u64 ifgerr                           : 1;
		u64 reserved_12_15                   : 4;
		u64 reserved_16_63                   : 48;
	} cn;
};

static inline u64 CGXX_GMP_GMI_RXX_INT(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_GMI_RXX_INT(u64 a)
{
	return 0x38000 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_gmi_rx#_int_ena_w1c
 *
 * CGX GMP GMI RX Interrupt Enable Clear Registers This register clears
 * interrupt enable bits.
 */
union cgxx_gmp_gmi_rxx_int_ena_w1c {
	u64 u;
	struct cgxx_gmp_gmi_rxx_int_ena_w1c_s {
		u64 minerr                           : 1;
		u64 carext                           : 1;
		u64 jabber                           : 1;
		u64 fcserr                           : 1;
		u64 rcverr                           : 1;
		u64 skperr                           : 1;
		u64 ovrerr                           : 1;
		u64 pcterr                           : 1;
		u64 rsverr                           : 1;
		u64 falerr                           : 1;
		u64 coldet                           : 1;
		u64 ifgerr                           : 1;
		u64 reserved_12_63                   : 52;
	} s;
	struct cgxx_gmp_gmi_rxx_int_ena_w1c_cn {
		u64 minerr                           : 1;
		u64 carext                           : 1;
		u64 jabber                           : 1;
		u64 fcserr                           : 1;
		u64 rcverr                           : 1;
		u64 skperr                           : 1;
		u64 ovrerr                           : 1;
		u64 pcterr                           : 1;
		u64 rsverr                           : 1;
		u64 falerr                           : 1;
		u64 coldet                           : 1;
		u64 ifgerr                           : 1;
		u64 reserved_12_15                   : 4;
		u64 reserved_16_63                   : 48;
	} cn;
};

static inline u64 CGXX_GMP_GMI_RXX_INT_ENA_W1C(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_GMI_RXX_INT_ENA_W1C(u64 a)
{
	return 0x38010 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_gmi_rx#_int_ena_w1s
 *
 * CGX GMP GMI RX Interrupt Enable Set Registers This register sets
 * interrupt enable bits.
 */
union cgxx_gmp_gmi_rxx_int_ena_w1s {
	u64 u;
	struct cgxx_gmp_gmi_rxx_int_ena_w1s_s {
		u64 minerr                           : 1;
		u64 carext                           : 1;
		u64 jabber                           : 1;
		u64 fcserr                           : 1;
		u64 rcverr                           : 1;
		u64 skperr                           : 1;
		u64 ovrerr                           : 1;
		u64 pcterr                           : 1;
		u64 rsverr                           : 1;
		u64 falerr                           : 1;
		u64 coldet                           : 1;
		u64 ifgerr                           : 1;
		u64 reserved_12_63                   : 52;
	} s;
	struct cgxx_gmp_gmi_rxx_int_ena_w1s_cn {
		u64 minerr                           : 1;
		u64 carext                           : 1;
		u64 jabber                           : 1;
		u64 fcserr                           : 1;
		u64 rcverr                           : 1;
		u64 skperr                           : 1;
		u64 ovrerr                           : 1;
		u64 pcterr                           : 1;
		u64 rsverr                           : 1;
		u64 falerr                           : 1;
		u64 coldet                           : 1;
		u64 ifgerr                           : 1;
		u64 reserved_12_15                   : 4;
		u64 reserved_16_63                   : 48;
	} cn;
};

static inline u64 CGXX_GMP_GMI_RXX_INT_ENA_W1S(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_GMI_RXX_INT_ENA_W1S(u64 a)
{
	return 0x38018 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_gmi_rx#_int_w1s
 *
 * CGX GMP GMI RX Interrupt Set Registers This register sets interrupt
 * bits.
 */
union cgxx_gmp_gmi_rxx_int_w1s {
	u64 u;
	struct cgxx_gmp_gmi_rxx_int_w1s_s {
		u64 minerr                           : 1;
		u64 carext                           : 1;
		u64 jabber                           : 1;
		u64 fcserr                           : 1;
		u64 rcverr                           : 1;
		u64 skperr                           : 1;
		u64 ovrerr                           : 1;
		u64 pcterr                           : 1;
		u64 rsverr                           : 1;
		u64 falerr                           : 1;
		u64 coldet                           : 1;
		u64 ifgerr                           : 1;
		u64 reserved_12_63                   : 52;
	} s;
	struct cgxx_gmp_gmi_rxx_int_w1s_cn {
		u64 minerr                           : 1;
		u64 carext                           : 1;
		u64 jabber                           : 1;
		u64 fcserr                           : 1;
		u64 rcverr                           : 1;
		u64 skperr                           : 1;
		u64 ovrerr                           : 1;
		u64 pcterr                           : 1;
		u64 rsverr                           : 1;
		u64 falerr                           : 1;
		u64 coldet                           : 1;
		u64 ifgerr                           : 1;
		u64 reserved_12_15                   : 4;
		u64 reserved_16_63                   : 48;
	} cn;
};

static inline u64 CGXX_GMP_GMI_RXX_INT_W1S(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_GMI_RXX_INT_W1S(u64 a)
{
	return 0x38008 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_gmi_rx#_jabber
 *
 * CGX GMP Maximum Packet-Size Registers This register specifies the
 * maximum size for packets, beyond which the GMI truncates.
 */
union cgxx_gmp_gmi_rxx_jabber {
	u64 u;
	struct cgxx_gmp_gmi_rxx_jabber_s {
		u64 cnt                              : 16;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct cgxx_gmp_gmi_rxx_jabber_s cn; */
};

static inline u64 CGXX_GMP_GMI_RXX_JABBER(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_GMI_RXX_JABBER(u64 a)
{
	return 0x38038 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_gmi_rx#_udd_skp
 *
 * CGX GMP GMI User-Defined Data Skip Registers This register specifies
 * the amount of user-defined data (UDD) added before the start of the
 * L2C data.  Internal: Notes: (1) The skip bytes are part of the packet
 * and will be handled by NIX.  (2) The system can determine if the UDD
 * bytes are included in the FCS check by using the FCSSEL field - if the
 * FCS check is enabled.  (3) Assume that the preamble/sfd is always at
 * the start of the frame - even before UDD bytes.  In most cases, there
 * will be no preamble in these cases since it will be packet interface
 * in direct communication to another packet interface (MAC to MAC)
 * without a PHY involved.  (4) We can still do address filtering and
 * control packet filtering is the user desires.  (5)
 * CGX()_GMP_GMI_RX()_UDD_SKP[LEN] must be 0 in half-duplex operation
 * unless CGX()_GMP_GMI_RX()_FRM_CTL[PRE_CHK] is clear.  If
 * CGX()_GMP_GMI_RX()_FRM_CTL[PRE_CHK] is clear, then
 * CGX()_GMP_GMI_RX()_UDD_SKP[LEN] will normally be 8.  (6) In all cases,
 * the UDD bytes will be sent down the packet interface as part of the
 * packet.  The UDD bytes are never stripped from the actual packet.
 */
union cgxx_gmp_gmi_rxx_udd_skp {
	u64 u;
	struct cgxx_gmp_gmi_rxx_udd_skp_s {
		u64 len                              : 7;
		u64 reserved_7                       : 1;
		u64 fcssel                           : 1;
		u64 reserved_9_63                    : 55;
	} s;
	/* struct cgxx_gmp_gmi_rxx_udd_skp_s cn; */
};

static inline u64 CGXX_GMP_GMI_RXX_UDD_SKP(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_GMI_RXX_UDD_SKP(u64 a)
{
	return 0x38048 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_gmi_smac#
 *
 * CGX GMI SMAC Registers
 */
union cgxx_gmp_gmi_smacx {
	u64 u;
	struct cgxx_gmp_gmi_smacx_s {
		u64 smac                             : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_gmp_gmi_smacx_s cn; */
};

static inline u64 CGXX_GMP_GMI_SMACX(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_GMI_SMACX(u64 a)
{
	return 0x38230 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_gmi_tx#_append
 *
 * CGX GMI TX Append Control Registers
 */
union cgxx_gmp_gmi_txx_append {
	u64 u;
	struct cgxx_gmp_gmi_txx_append_s {
		u64 preamble                         : 1;
		u64 pad                              : 1;
		u64 fcs                              : 1;
		u64 force_fcs                        : 1;
		u64 reserved_4_63                    : 60;
	} s;
	/* struct cgxx_gmp_gmi_txx_append_s cn; */
};

static inline u64 CGXX_GMP_GMI_TXX_APPEND(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_GMI_TXX_APPEND(u64 a)
{
	return 0x38218 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_gmi_tx#_burst
 *
 * CGX GMI TX Burst-Counter Registers
 */
union cgxx_gmp_gmi_txx_burst {
	u64 u;
	struct cgxx_gmp_gmi_txx_burst_s {
		u64 burst                            : 16;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct cgxx_gmp_gmi_txx_burst_s cn; */
};

static inline u64 CGXX_GMP_GMI_TXX_BURST(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_GMI_TXX_BURST(u64 a)
{
	return 0x38228 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_gmi_tx#_ctl
 *
 * CGX GMI Transmit Control Registers
 */
union cgxx_gmp_gmi_txx_ctl {
	u64 u;
	struct cgxx_gmp_gmi_txx_ctl_s {
		u64 xscol_en                         : 1;
		u64 xsdef_en                         : 1;
		u64 tx_fc_type                       : 1;
		u64 link_drain                       : 1;
		u64 reserved_4_63                    : 60;
	} s;
	/* struct cgxx_gmp_gmi_txx_ctl_s cn; */
};

static inline u64 CGXX_GMP_GMI_TXX_CTL(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_GMI_TXX_CTL(u64 a)
{
	return 0x38270 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_gmi_tx#_int
 *
 * CGX GMI TX Interrupt Registers
 */
union cgxx_gmp_gmi_txx_int {
	u64 u;
	struct cgxx_gmp_gmi_txx_int_s {
		u64 undflw                           : 1;
		u64 xscol                            : 1;
		u64 xsdef                            : 1;
		u64 late_col                         : 1;
		u64 ptp_lost                         : 1;
		u64 reserved_5_63                    : 59;
	} s;
	struct cgxx_gmp_gmi_txx_int_cn {
		u64 undflw                           : 1;
		u64 xscol                            : 1;
		u64 xsdef                            : 1;
		u64 late_col                         : 1;
		u64 ptp_lost                         : 1;
		u64 reserved_5_7                     : 3;
		u64 reserved_8                       : 1;
		u64 reserved_9_63                    : 55;
	} cn;
};

static inline u64 CGXX_GMP_GMI_TXX_INT(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_GMI_TXX_INT(u64 a)
{
	return 0x38500 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_gmi_tx#_int_ena_w1c
 *
 * CGX GMI TX Interrupt Enable Clear Registers This register clears
 * interrupt enable bits.
 */
union cgxx_gmp_gmi_txx_int_ena_w1c {
	u64 u;
	struct cgxx_gmp_gmi_txx_int_ena_w1c_s {
		u64 undflw                           : 1;
		u64 xscol                            : 1;
		u64 xsdef                            : 1;
		u64 late_col                         : 1;
		u64 ptp_lost                         : 1;
		u64 reserved_5_63                    : 59;
	} s;
	struct cgxx_gmp_gmi_txx_int_ena_w1c_cn {
		u64 undflw                           : 1;
		u64 xscol                            : 1;
		u64 xsdef                            : 1;
		u64 late_col                         : 1;
		u64 ptp_lost                         : 1;
		u64 reserved_5_7                     : 3;
		u64 reserved_8                       : 1;
		u64 reserved_9_63                    : 55;
	} cn;
};

static inline u64 CGXX_GMP_GMI_TXX_INT_ENA_W1C(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_GMI_TXX_INT_ENA_W1C(u64 a)
{
	return 0x38510 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_gmi_tx#_int_ena_w1s
 *
 * CGX GMI TX Interrupt Enable Set Registers This register sets interrupt
 * enable bits.
 */
union cgxx_gmp_gmi_txx_int_ena_w1s {
	u64 u;
	struct cgxx_gmp_gmi_txx_int_ena_w1s_s {
		u64 undflw                           : 1;
		u64 xscol                            : 1;
		u64 xsdef                            : 1;
		u64 late_col                         : 1;
		u64 ptp_lost                         : 1;
		u64 reserved_5_63                    : 59;
	} s;
	struct cgxx_gmp_gmi_txx_int_ena_w1s_cn {
		u64 undflw                           : 1;
		u64 xscol                            : 1;
		u64 xsdef                            : 1;
		u64 late_col                         : 1;
		u64 ptp_lost                         : 1;
		u64 reserved_5_7                     : 3;
		u64 reserved_8                       : 1;
		u64 reserved_9_63                    : 55;
	} cn;
};

static inline u64 CGXX_GMP_GMI_TXX_INT_ENA_W1S(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_GMI_TXX_INT_ENA_W1S(u64 a)
{
	return 0x38518 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_gmi_tx#_int_w1s
 *
 * CGX GMI TX Interrupt Set Registers This register sets interrupt bits.
 */
union cgxx_gmp_gmi_txx_int_w1s {
	u64 u;
	struct cgxx_gmp_gmi_txx_int_w1s_s {
		u64 undflw                           : 1;
		u64 xscol                            : 1;
		u64 xsdef                            : 1;
		u64 late_col                         : 1;
		u64 ptp_lost                         : 1;
		u64 reserved_5_63                    : 59;
	} s;
	struct cgxx_gmp_gmi_txx_int_w1s_cn {
		u64 undflw                           : 1;
		u64 xscol                            : 1;
		u64 xsdef                            : 1;
		u64 late_col                         : 1;
		u64 ptp_lost                         : 1;
		u64 reserved_5_7                     : 3;
		u64 reserved_8                       : 1;
		u64 reserved_9_63                    : 55;
	} cn;
};

static inline u64 CGXX_GMP_GMI_TXX_INT_W1S(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_GMI_TXX_INT_W1S(u64 a)
{
	return 0x38508 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_gmi_tx#_min_pkt
 *
 * CGX GMI TX Minimum-Size-Packet Registers
 */
union cgxx_gmp_gmi_txx_min_pkt {
	u64 u;
	struct cgxx_gmp_gmi_txx_min_pkt_s {
		u64 min_size                         : 8;
		u64 reserved_8_63                    : 56;
	} s;
	/* struct cgxx_gmp_gmi_txx_min_pkt_s cn; */
};

static inline u64 CGXX_GMP_GMI_TXX_MIN_PKT(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_GMI_TXX_MIN_PKT(u64 a)
{
	return 0x38240 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_gmi_tx#_pause_pkt_interval
 *
 * CGX GMI TX PAUSE-Packet Transmission-Interval Registers This register
 * specifies how often PAUSE packets are sent. Internal: Notes: Choosing
 * proper values of CGX()_GMP_GMI_TX()_PAUSE_PKT_TIME[PTIME] and
 * CGX()_GMP_GMI_TX()_PAUSE_PKT_INTERVAL[INTERVAL] can be challenging to
 * the system designer.  It is suggested that TIME be much greater than
 * INTERVAL and CGX()_GMP_GMI_TX()_PAUSE_ZERO[SEND] be set.  This allows
 * a periodic refresh of the PAUSE count and then when the backpressure
 * condition is lifted, a PAUSE packet with TIME==0 will be sent
 * indicating that Octane is ready for additional data.  If the system
 * chooses to not set CGX()_GMP_GMI_TX()_PAUSE_ZERO[SEND], then it is
 * suggested that TIME and INTERVAL are programmed such that they
 * satisify the following rule:  _ INTERVAL \<= TIME - (largest_pkt_size
 * + IFG + pause_pkt_size)  where largest_pkt_size is that largest packet
 * that the system can send (normally 1518B), IFG is the interframe gap
 * and pause_pkt_size is the size of the PAUSE packet (normally 64B).
 */
union cgxx_gmp_gmi_txx_pause_pkt_interval {
	u64 u;
	struct cgxx_gmp_gmi_txx_pause_pkt_interval_s {
		u64 interval                         : 16;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct cgxx_gmp_gmi_txx_pause_pkt_interval_s cn; */
};

static inline u64 CGXX_GMP_GMI_TXX_PAUSE_PKT_INTERVAL(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_GMI_TXX_PAUSE_PKT_INTERVAL(u64 a)
{
	return 0x38248 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_gmi_tx#_pause_pkt_time
 *
 * CGX GMI TX PAUSE Packet PAUSE-Time Registers
 */
union cgxx_gmp_gmi_txx_pause_pkt_time {
	u64 u;
	struct cgxx_gmp_gmi_txx_pause_pkt_time_s {
		u64 ptime                            : 16;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct cgxx_gmp_gmi_txx_pause_pkt_time_s cn; */
};

static inline u64 CGXX_GMP_GMI_TXX_PAUSE_PKT_TIME(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_GMI_TXX_PAUSE_PKT_TIME(u64 a)
{
	return 0x38238 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_gmi_tx#_pause_togo
 *
 * CGX GMI TX Time-to-Backpressure Registers
 */
union cgxx_gmp_gmi_txx_pause_togo {
	u64 u;
	struct cgxx_gmp_gmi_txx_pause_togo_s {
		u64 ptime                            : 16;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct cgxx_gmp_gmi_txx_pause_togo_s cn; */
};

static inline u64 CGXX_GMP_GMI_TXX_PAUSE_TOGO(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_GMI_TXX_PAUSE_TOGO(u64 a)
{
	return 0x38258 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_gmi_tx#_pause_zero
 *
 * CGX GMI TX PAUSE-Zero-Enable Registers
 */
union cgxx_gmp_gmi_txx_pause_zero {
	u64 u;
	struct cgxx_gmp_gmi_txx_pause_zero_s {
		u64 send                             : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct cgxx_gmp_gmi_txx_pause_zero_s cn; */
};

static inline u64 CGXX_GMP_GMI_TXX_PAUSE_ZERO(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_GMI_TXX_PAUSE_ZERO(u64 a)
{
	return 0x38260 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_gmi_tx#_sgmii_ctl
 *
 * CGX SGMII Control Registers
 */
union cgxx_gmp_gmi_txx_sgmii_ctl {
	u64 u;
	struct cgxx_gmp_gmi_txx_sgmii_ctl_s {
		u64 align                            : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct cgxx_gmp_gmi_txx_sgmii_ctl_s cn; */
};

static inline u64 CGXX_GMP_GMI_TXX_SGMII_CTL(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_GMI_TXX_SGMII_CTL(u64 a)
{
	return 0x38300 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_gmi_tx#_slot
 *
 * CGX GMI TX Slottime Counter Registers
 */
union cgxx_gmp_gmi_txx_slot {
	u64 u;
	struct cgxx_gmp_gmi_txx_slot_s {
		u64 slot                             : 10;
		u64 reserved_10_63                   : 54;
	} s;
	/* struct cgxx_gmp_gmi_txx_slot_s cn; */
};

static inline u64 CGXX_GMP_GMI_TXX_SLOT(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_GMI_TXX_SLOT(u64 a)
{
	return 0x38220 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_gmi_tx#_soft_pause
 *
 * CGX GMI TX Software PAUSE Registers
 */
union cgxx_gmp_gmi_txx_soft_pause {
	u64 u;
	struct cgxx_gmp_gmi_txx_soft_pause_s {
		u64 ptime                            : 16;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct cgxx_gmp_gmi_txx_soft_pause_s cn; */
};

static inline u64 CGXX_GMP_GMI_TXX_SOFT_PAUSE(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_GMI_TXX_SOFT_PAUSE(u64 a)
{
	return 0x38250 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_gmi_tx#_thresh
 *
 * CGX GMI TX Threshold Registers
 */
union cgxx_gmp_gmi_txx_thresh {
	u64 u;
	struct cgxx_gmp_gmi_txx_thresh_s {
		u64 cnt                              : 11;
		u64 reserved_11_63                   : 53;
	} s;
	/* struct cgxx_gmp_gmi_txx_thresh_s cn; */
};

static inline u64 CGXX_GMP_GMI_TXX_THRESH(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_GMI_TXX_THRESH(u64 a)
{
	return 0x38210 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_gmi_tx_col_attempt
 *
 * CGX TX Collision Attempts Before Dropping Frame Registers
 */
union cgxx_gmp_gmi_tx_col_attempt {
	u64 u;
	struct cgxx_gmp_gmi_tx_col_attempt_s {
		u64 limit                            : 5;
		u64 reserved_5_63                    : 59;
	} s;
	/* struct cgxx_gmp_gmi_tx_col_attempt_s cn; */
};

static inline u64 CGXX_GMP_GMI_TX_COL_ATTEMPT(void)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_GMI_TX_COL_ATTEMPT(void)
{
	return 0x39010;
}

/**
 * Register (RSL) cgx#_gmp_gmi_tx_ifg
 *
 * CGX GMI TX Interframe-Gap Cycles Registers Consider the following when
 * programming IFG1 and IFG2: * For 10/100/1000 Mb/s half-duplex systems
 * that require IEEE 802.3 compatibility, IFG1 must be in the range of
 * 1-8, [IFG2] must be in the range of 4-12, and the [IFG1] + [IFG2] sum
 * must be 12. * For 10/100/1000 Mb/s full-duplex systems that require
 * IEEE 802.3 compatibility, IFG1 must be in the range of 1-11, [IFG2]
 * must be in the range of 1-11, and the [IFG1] + [IFG2] sum must be 12.
 * For all other systems, IFG1 and IFG2 can be any value in the range of
 * 1-15, allowing for a total possible IFG sum of 2-30.
 */
union cgxx_gmp_gmi_tx_ifg {
	u64 u;
	struct cgxx_gmp_gmi_tx_ifg_s {
		u64 ifg1                             : 4;
		u64 ifg2                             : 4;
		u64 reserved_8_63                    : 56;
	} s;
	/* struct cgxx_gmp_gmi_tx_ifg_s cn; */
};

static inline u64 CGXX_GMP_GMI_TX_IFG(void)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_GMI_TX_IFG(void)
{
	return 0x39000;
}

/**
 * Register (RSL) cgx#_gmp_gmi_tx_jam
 *
 * CGX GMI TX JAM Pattern Registers This register provides the pattern
 * used in JAM bytes.
 */
union cgxx_gmp_gmi_tx_jam {
	u64 u;
	struct cgxx_gmp_gmi_tx_jam_s {
		u64 jam                              : 8;
		u64 reserved_8_63                    : 56;
	} s;
	/* struct cgxx_gmp_gmi_tx_jam_s cn; */
};

static inline u64 CGXX_GMP_GMI_TX_JAM(void)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_GMI_TX_JAM(void)
{
	return 0x39008;
}

/**
 * Register (RSL) cgx#_gmp_gmi_tx_lfsr
 *
 * CGX GMI TX LFSR Registers This register shows the contents of the
 * linear feedback shift register (LFSR), which is used to implement
 * truncated binary exponential backoff.
 */
union cgxx_gmp_gmi_tx_lfsr {
	u64 u;
	struct cgxx_gmp_gmi_tx_lfsr_s {
		u64 lfsr                             : 16;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct cgxx_gmp_gmi_tx_lfsr_s cn; */
};

static inline u64 CGXX_GMP_GMI_TX_LFSR(void)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_GMI_TX_LFSR(void)
{
	return 0x39028;
}

/**
 * Register (RSL) cgx#_gmp_gmi_tx_pause_pkt_dmac
 *
 * CGX TX PAUSE-Packet DMAC-Field Registers
 */
union cgxx_gmp_gmi_tx_pause_pkt_dmac {
	u64 u;
	struct cgxx_gmp_gmi_tx_pause_pkt_dmac_s {
		u64 dmac                             : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_gmp_gmi_tx_pause_pkt_dmac_s cn; */
};

static inline u64 CGXX_GMP_GMI_TX_PAUSE_PKT_DMAC(void)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_GMI_TX_PAUSE_PKT_DMAC(void)
{
	return 0x39018;
}

/**
 * Register (RSL) cgx#_gmp_gmi_tx_pause_pkt_type
 *
 * CGX GMI TX PAUSE-Packet-PTYPE Field Registers This register provides
 * the PTYPE field that is placed in outbound PAUSE packets.
 */
union cgxx_gmp_gmi_tx_pause_pkt_type {
	u64 u;
	struct cgxx_gmp_gmi_tx_pause_pkt_type_s {
		u64 ptype                            : 16;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct cgxx_gmp_gmi_tx_pause_pkt_type_s cn; */
};

static inline u64 CGXX_GMP_GMI_TX_PAUSE_PKT_TYPE(void)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_GMI_TX_PAUSE_PKT_TYPE(void)
{
	return 0x39020;
}

/**
 * Register (RSL) cgx#_gmp_misc#_cfg
 *
 * CGX GMP PCS Miscellaneous Control Registers This register contains
 * general configuration that should not need to be changed from reset
 * settings.  Internal: Per lmac diagnostic and chicken bits.
 */
union cgxx_gmp_miscx_cfg {
	u64 u;
	struct cgxx_gmp_miscx_cfg_s {
		u64 tx_eee_quiet_credit_mode         : 1;
		u64 tx_eee_wait_gmi_fast_idle        : 1;
		u64 tx_qsgmii_port0_init             : 1;
		u64 tx_eee_rx_sync_status_enable     : 1;
		u64 pcs_alt_an                       : 1;
		u64 reserved_5_7                     : 3;
		u64 rx_pcs_sync_signal_detect        : 1;
		u64 rx_pcs_sync_timeout              : 1;
		u64 rx_pcs_eee_mode_enable           : 1;
		u64 rx_pcs_lpi_enable                : 1;
		u64 rx_pcs_802_rx_k                  : 1;
		u64 rx_pcs_alt_qlb2i                 : 1;
		u64 reserved_14_15                   : 2;
		u64 rx_cgp_gser_throttle             : 1;
		u64 rx_cgp_edet_filter               : 1;
		u64 rx_cgp_edet_qlm_val              : 1;
		u64 reserved_19_63                   : 45;
	} s;
	/* struct cgxx_gmp_miscx_cfg_s cn; */
};

static inline u64 CGXX_GMP_MISCX_CFG(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_MISCX_CFG(u64 a)
{
	return 0x34000 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_pcs#_an_expansion
 *
 * CGX GMP PCS AN Expansion register Register 6 AN status
 */
union cgxx_gmp_pcsx_an_expansion {
	u64 u;
	struct cgxx_gmp_pcsx_an_expansion_s {
		u64 reserved_0                       : 1;
		u64 page_received                    : 1;
		u64 next_page_able                   : 1;
		u64 reserved_3_63                    : 61;
	} s;
	/* struct cgxx_gmp_pcsx_an_expansion_s cn; */
};

static inline u64 CGXX_GMP_PCSX_AN_EXPANSION(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_PCSX_AN_EXPANSION(u64 a)
{
	return 0x30a60 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_pcs#_an_lp_abil_np
 *
 * CGX GMP PCS AN Link Partner Ability Next Page Register 8 This register
 * contains the advertised ability of the link partners Next Page. The
 * definition for this register is provided in 32.5.4.2 for changes to
 * 28.2.4.1.4.
 */
union cgxx_gmp_pcsx_an_lp_abil_np {
	u64 u;
	struct cgxx_gmp_pcsx_an_lp_abil_np_s {
		u64 m_u                              : 11;
		u64 toggle                           : 1;
		u64 ack2                             : 1;
		u64 mp                               : 1;
		u64 ack                              : 1;
		u64 np                               : 1;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct cgxx_gmp_pcsx_an_lp_abil_np_s cn; */
};

static inline u64 CGXX_GMP_PCSX_AN_LP_ABIL_NP(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_PCSX_AN_LP_ABIL_NP(u64 a)
{
	return 0x30a80 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_pcs#_an_np_tx
 *
 * CGX GMP PCS AN Next Page Transmit Register 7 Software programs this
 * register with the contents of the AN message next page or unformatted
 * next page link code word to be transmitted during autonegotiation.
 * Next page exchange occurs after the base link code words have been
 * exchanged if either end of the link segment sets the NP bit to 1,
 * indicating that it has at least one next page to send. Once initiated,
 * next page exchange continues until both ends of the link segment set
 * their NP bits to 0. Both sides must be NP capable to use NP exchanges.
 */
union cgxx_gmp_pcsx_an_np_tx {
	u64 u;
	struct cgxx_gmp_pcsx_an_np_tx_s {
		u64 m_u                              : 11;
		u64 toggle                           : 1;
		u64 ack2                             : 1;
		u64 mp                               : 1;
		u64 ack                              : 1;
		u64 np                               : 1;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct cgxx_gmp_pcsx_an_np_tx_s cn; */
};

static inline u64 CGXX_GMP_PCSX_AN_NP_TX(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_PCSX_AN_NP_TX(u64 a)
{
	return 0x30a70 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_pcs#_dbg_control
 *
 * CGX PCS Debug Control Registers
 */
union cgxx_gmp_pcsx_dbg_control {
	u64 u;
	struct cgxx_gmp_pcsx_dbg_control_s {
		u64 us_clk_period                    : 7;
		u64 reserved_7_63                    : 57;
	} s;
	/* struct cgxx_gmp_pcsx_dbg_control_s cn; */
};

static inline u64 CGXX_GMP_PCSX_DBG_CONTROL(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_PCSX_DBG_CONTROL(u64 a)
{
	return 0x31000 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_pcs#_rx_eee_wake
 *
 * INTERNAL: CGX GMP PCS  RX EEE Wake Error Counter  Registers  Reserved.
 * Internal: This register is used by PHY types that support EEE to count
 * wake time faults where the PHY fails to complete its normal wake
 * sequence within the time required for the specific PHY type. The
 * definition of the fault event to be counted is defined for each PHY
 * and may occur during a refresh or a wake-up as defined by the PHY.
 * This 16-bit counter shall be reset to all zeros upon execution of the
 * PCS reset. This counter shall be held at all ones in the case of
 * overflow.
 */
union cgxx_gmp_pcsx_rx_eee_wake {
	u64 u;
	struct cgxx_gmp_pcsx_rx_eee_wake_s {
		u64 error_counter                    : 16;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct cgxx_gmp_pcsx_rx_eee_wake_s cn; */
};

static inline u64 CGXX_GMP_PCSX_RX_EEE_WAKE(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_PCSX_RX_EEE_WAKE(u64 a)
{
	return 0x30910 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_pcs#_rx_lpi_timing
 *
 * INTERNAL: CGX GMP PCS  RX EEE LPI Timing Parameters Registers
 * Reserved. Internal: Receiver LPI timing parameters Tqr, Twr and Twtf.
 */
union cgxx_gmp_pcsx_rx_lpi_timing {
	u64 u;
	struct cgxx_gmp_pcsx_rx_lpi_timing_s {
		u64 twtf                             : 18;
		u64 reserved_18_19                   : 2;
		u64 twr                              : 12;
		u64 tqr                              : 20;
		u64 reserved_52_63                   : 12;
	} s;
	/* struct cgxx_gmp_pcsx_rx_lpi_timing_s cn; */
};

static inline u64 CGXX_GMP_PCSX_RX_LPI_TIMING(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_PCSX_RX_LPI_TIMING(u64 a)
{
	return 0x30900 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_pcs#_status1
 *
 * CGX GMP PCS Status 1 Register PCS LPI Status, Link OK.  Register 3.1
 */
union cgxx_gmp_pcsx_status1 {
	u64 u;
	struct cgxx_gmp_pcsx_status1_s {
		u64 reserved_0_1                     : 2;
		u64 receive_link_status              : 1;
		u64 reserved_3_7                     : 5;
		u64 rx_lpi_indication                : 1;
		u64 tx_lpi_indication                : 1;
		u64 rx_lpi_received                  : 1;
		u64 tx_lpi_received                  : 1;
		u64 reserved_12_63                   : 52;
	} s;
	/* struct cgxx_gmp_pcsx_status1_s cn; */
};

static inline u64 CGXX_GMP_PCSX_STATUS1(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_PCSX_STATUS1(u64 a)
{
	return 0x30880 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_pcs#_tx_lpi_timing
 *
 * INTERNAL: CGX GMP GMI  TX EEE LPI Timing Parameters Registers
 * Reserved. Internal: Transmitter LPI timing parameters Tsl, Tql and
 * Tul.
 */
union cgxx_gmp_pcsx_tx_lpi_timing {
	u64 u;
	struct cgxx_gmp_pcsx_tx_lpi_timing_s {
		u64 tql                              : 19;
		u64 reserved_19_31                   : 13;
		u64 tul                              : 12;
		u64 reserved_44_47                   : 4;
		u64 tsl                              : 12;
		u64 reserved_60_63                   : 4;
	} s;
	/* struct cgxx_gmp_pcsx_tx_lpi_timing_s cn; */
};

static inline u64 CGXX_GMP_PCSX_TX_LPI_TIMING(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_PCSX_TX_LPI_TIMING(u64 a)
{
	return 0x30800 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_pcs_an#_adv
 *
 * CGX GMP PCS Autonegotiation Advertisement Registers
 */
union cgxx_gmp_pcs_anx_adv {
	u64 u;
	struct cgxx_gmp_pcs_anx_adv_s {
		u64 reserved_0_4                     : 5;
		u64 fd                               : 1;
		u64 hfd                              : 1;
		u64 pause                            : 2;
		u64 reserved_9_11                    : 3;
		u64 rem_flt                          : 2;
		u64 reserved_14                      : 1;
		u64 np                               : 1;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct cgxx_gmp_pcs_anx_adv_s cn; */
};

static inline u64 CGXX_GMP_PCS_ANX_ADV(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_PCS_ANX_ADV(u64 a)
{
	return 0x30010 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_pcs_an#_ext_st
 *
 * CGX GMO PCS Autonegotiation Extended Status Registers
 */
union cgxx_gmp_pcs_anx_ext_st {
	u64 u;
	struct cgxx_gmp_pcs_anx_ext_st_s {
		u64 reserved_0_11                    : 12;
		u64 thou_thd                         : 1;
		u64 thou_tfd                         : 1;
		u64 thou_xhd                         : 1;
		u64 thou_xfd                         : 1;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct cgxx_gmp_pcs_anx_ext_st_s cn; */
};

static inline u64 CGXX_GMP_PCS_ANX_EXT_ST(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_PCS_ANX_EXT_ST(u64 a)
{
	return 0x30028 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_pcs_an#_lp_abil
 *
 * CGX GMP PCS Autonegotiation Link Partner Ability Registers This is the
 * autonegotiation link partner ability register 5 as per IEEE 802.3,
 * Clause 37.
 */
union cgxx_gmp_pcs_anx_lp_abil {
	u64 u;
	struct cgxx_gmp_pcs_anx_lp_abil_s {
		u64 reserved_0_4                     : 5;
		u64 fd                               : 1;
		u64 hfd                              : 1;
		u64 pause                            : 2;
		u64 reserved_9_11                    : 3;
		u64 rem_flt                          : 2;
		u64 ack                              : 1;
		u64 np                               : 1;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct cgxx_gmp_pcs_anx_lp_abil_s cn; */
};

static inline u64 CGXX_GMP_PCS_ANX_LP_ABIL(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_PCS_ANX_LP_ABIL(u64 a)
{
	return 0x30018 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_pcs_an#_results
 *
 * CGX GMP PCS Autonegotiation Results Registers This register is not
 * valid when CGX()_GMP_PCS_MISC()_CTL[AN_OVRD] is set to 1. If
 * CGX()_GMP_PCS_MISC()_CTL[AN_OVRD] is set to 0 and
 * CGX()_GMP_PCS_AN()_RESULTS[AN_CPT] is set to 1, this register is
 * valid.
 */
union cgxx_gmp_pcs_anx_results {
	u64 u;
	struct cgxx_gmp_pcs_anx_results_s {
		u64 link_ok                          : 1;
		u64 dup                              : 1;
		u64 an_cpt                           : 1;
		u64 spd                              : 2;
		u64 pause                            : 2;
		u64 reserved_7_63                    : 57;
	} s;
	/* struct cgxx_gmp_pcs_anx_results_s cn; */
};

static inline u64 CGXX_GMP_PCS_ANX_RESULTS(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_PCS_ANX_RESULTS(u64 a)
{
	return 0x30020 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_pcs_int#
 *
 * CGX GMP PCS Interrupt Registers
 */
union cgxx_gmp_pcs_intx {
	u64 u;
	struct cgxx_gmp_pcs_intx_s {
		u64 lnkspd                           : 1;
		u64 xmit                             : 1;
		u64 an_err                           : 1;
		u64 txfifu                           : 1;
		u64 txfifo                           : 1;
		u64 txbad                            : 1;
		u64 rxerr                            : 1;
		u64 rxbad                            : 1;
		u64 rxlock                           : 1;
		u64 an_bad                           : 1;
		u64 sync_bad                         : 1;
		u64 dup                              : 1;
		u64 dbg_sync                         : 1;
		u64 reserved_13_15                   : 3;
		u64 an_page_received                 : 1;
		u64 an_complete                      : 1;
		u64 reserved_18_19                   : 2;
		u64 eee_tx_change                    : 1;
		u64 eee_rx_change                    : 1;
		u64 eee_rx_link_fail                 : 1;
		u64 reserved_23_63                   : 41;
	} s;
	/* struct cgxx_gmp_pcs_intx_s cn; */
};

static inline u64 CGXX_GMP_PCS_INTX(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_PCS_INTX(u64 a)
{
	return 0x30080 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_pcs_int#_ena_w1c
 *
 * CGX GMP PCS Interrupt Enable Clear Registers This register clears
 * interrupt enable bits.
 */
union cgxx_gmp_pcs_intx_ena_w1c {
	u64 u;
	struct cgxx_gmp_pcs_intx_ena_w1c_s {
		u64 lnkspd                           : 1;
		u64 xmit                             : 1;
		u64 an_err                           : 1;
		u64 txfifu                           : 1;
		u64 txfifo                           : 1;
		u64 txbad                            : 1;
		u64 rxerr                            : 1;
		u64 rxbad                            : 1;
		u64 rxlock                           : 1;
		u64 an_bad                           : 1;
		u64 sync_bad                         : 1;
		u64 dup                              : 1;
		u64 dbg_sync                         : 1;
		u64 reserved_13_15                   : 3;
		u64 an_page_received                 : 1;
		u64 an_complete                      : 1;
		u64 reserved_18_19                   : 2;
		u64 eee_tx_change                    : 1;
		u64 eee_rx_change                    : 1;
		u64 eee_rx_link_fail                 : 1;
		u64 reserved_23_63                   : 41;
	} s;
	/* struct cgxx_gmp_pcs_intx_ena_w1c_s cn; */
};

static inline u64 CGXX_GMP_PCS_INTX_ENA_W1C(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_PCS_INTX_ENA_W1C(u64 a)
{
	return 0x30090 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_pcs_int#_ena_w1s
 *
 * CGX GMP PCS Interrupt Enable Set Registers This register sets
 * interrupt enable bits.
 */
union cgxx_gmp_pcs_intx_ena_w1s {
	u64 u;
	struct cgxx_gmp_pcs_intx_ena_w1s_s {
		u64 lnkspd                           : 1;
		u64 xmit                             : 1;
		u64 an_err                           : 1;
		u64 txfifu                           : 1;
		u64 txfifo                           : 1;
		u64 txbad                            : 1;
		u64 rxerr                            : 1;
		u64 rxbad                            : 1;
		u64 rxlock                           : 1;
		u64 an_bad                           : 1;
		u64 sync_bad                         : 1;
		u64 dup                              : 1;
		u64 dbg_sync                         : 1;
		u64 reserved_13_15                   : 3;
		u64 an_page_received                 : 1;
		u64 an_complete                      : 1;
		u64 reserved_18_19                   : 2;
		u64 eee_tx_change                    : 1;
		u64 eee_rx_change                    : 1;
		u64 eee_rx_link_fail                 : 1;
		u64 reserved_23_63                   : 41;
	} s;
	/* struct cgxx_gmp_pcs_intx_ena_w1s_s cn; */
};

static inline u64 CGXX_GMP_PCS_INTX_ENA_W1S(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_PCS_INTX_ENA_W1S(u64 a)
{
	return 0x30098 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_pcs_int#_w1s
 *
 * CGX GMP PCS Interrupt Set Registers This register sets interrupt bits.
 */
union cgxx_gmp_pcs_intx_w1s {
	u64 u;
	struct cgxx_gmp_pcs_intx_w1s_s {
		u64 lnkspd                           : 1;
		u64 xmit                             : 1;
		u64 an_err                           : 1;
		u64 txfifu                           : 1;
		u64 txfifo                           : 1;
		u64 txbad                            : 1;
		u64 rxerr                            : 1;
		u64 rxbad                            : 1;
		u64 rxlock                           : 1;
		u64 an_bad                           : 1;
		u64 sync_bad                         : 1;
		u64 dup                              : 1;
		u64 dbg_sync                         : 1;
		u64 reserved_13_15                   : 3;
		u64 an_page_received                 : 1;
		u64 an_complete                      : 1;
		u64 reserved_18_19                   : 2;
		u64 eee_tx_change                    : 1;
		u64 eee_rx_change                    : 1;
		u64 eee_rx_link_fail                 : 1;
		u64 reserved_23_63                   : 41;
	} s;
	/* struct cgxx_gmp_pcs_intx_w1s_s cn; */
};

static inline u64 CGXX_GMP_PCS_INTX_W1S(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_PCS_INTX_W1S(u64 a)
{
	return 0x30088 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_pcs_link#_timer
 *
 * CGX GMP PCS Link Timer Registers This is the 1.6 ms nominal link timer
 * register.
 */
union cgxx_gmp_pcs_linkx_timer {
	u64 u;
	struct cgxx_gmp_pcs_linkx_timer_s {
		u64 count                            : 16;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct cgxx_gmp_pcs_linkx_timer_s cn; */
};

static inline u64 CGXX_GMP_PCS_LINKX_TIMER(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_PCS_LINKX_TIMER(u64 a)
{
	return 0x30040 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_pcs_misc#_ctl
 *
 * CGX GMP SGMII Miscellaneous Control Registers Internal: SGMII bit [12]
 * is really a misnomer, it is a decode  of pi_qlm_cfg pins to indicate
 * SGMII or 1000Base-X modes.  Note: The SGMII AN Advertisement Register
 * above will be sent during Auto Negotiation if [MAC_PHY] is set (1=PHY
 * mode). If the bit is not set (0=MAC mode), the tx_Config_Reg\<14\>
 * becomes ACK bit and tx_Config_Reg\<0\> is always 1. All other bits in
 * tx_Config_Reg sent will be 0. The PHY dictates the Auto Negotiation
 * results.
 */
union cgxx_gmp_pcs_miscx_ctl {
	u64 u;
	struct cgxx_gmp_pcs_miscx_ctl_s {
		u64 samp_pt                          : 7;
		u64 an_ovrd                          : 1;
		u64 mode                             : 1;
		u64 mac_phy                          : 1;
		u64 loopbck2                         : 1;
		u64 gmxeno                           : 1;
		u64 reserved_12                      : 1;
		u64 disp_en                          : 1;
		u64 reserved_14_15                   : 2;
		u64 qsgmii_comma_wd                  : 16;
		u64 qsgmii_comma_wd_en               : 1;
		u64 reserved_33_63                   : 31;
	} s;
	struct cgxx_gmp_pcs_miscx_ctl_cn {
		u64 samp_pt                          : 7;
		u64 an_ovrd                          : 1;
		u64 mode                             : 1;
		u64 mac_phy                          : 1;
		u64 loopbck2                         : 1;
		u64 gmxeno                           : 1;
		u64 reserved_12                      : 1;
		u64 disp_en                          : 1;
		u64 reserved_14_15                   : 2;
		u64 qsgmii_comma_wd                  : 16;
		u64 qsgmii_comma_wd_en               : 1;
		u64 reserved_33_35                   : 3;
		u64 reserved_36_63                   : 28;
	} cn;
};

static inline u64 CGXX_GMP_PCS_MISCX_CTL(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_PCS_MISCX_CTL(u64 a)
{
	return 0x30078 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_pcs_mr#_control
 *
 * CGX GMP PCS Control Registers
 */
union cgxx_gmp_pcs_mrx_control {
	u64 u;
	struct cgxx_gmp_pcs_mrx_control_s {
		u64 reserved_0_4                     : 5;
		u64 uni                              : 1;
		u64 spdmsb                           : 1;
		u64 coltst                           : 1;
		u64 dup                              : 1;
		u64 rst_an                           : 1;
		u64 reserved_10                      : 1;
		u64 pwr_dn                           : 1;
		u64 an_en                            : 1;
		u64 spdlsb                           : 1;
		u64 loopbck1                         : 1;
		u64 reset                            : 1;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct cgxx_gmp_pcs_mrx_control_s cn; */
};

static inline u64 CGXX_GMP_PCS_MRX_CONTROL(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_PCS_MRX_CONTROL(u64 a)
{
	return 0x30000 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_pcs_mr#_status
 *
 * CGX GMP PCS Status Registers Bits \<15:9\> in this register indicate
 * the ability to operate when CGX()_GMP_PCS_MISC()_CTL[MAC_PHY] is set
 * to MAC mode. Bits \<15:9\> are always read as 0, indicating that the
 * chip cannot operate in the corresponding modes. The field [RM_FLT] is
 * a 'don't care' when the selected mode is SGMII/QSGMII.
 */
union cgxx_gmp_pcs_mrx_status {
	u64 u;
	struct cgxx_gmp_pcs_mrx_status_s {
		u64 extnd                            : 1;
		u64 reserved_1                       : 1;
		u64 lnk_st                           : 1;
		u64 an_abil                          : 1;
		u64 rm_flt                           : 1;
		u64 an_cpt                           : 1;
		u64 prb_sup                          : 1;
		u64 reserved_7                       : 1;
		u64 ext_st                           : 1;
		u64 hun_t2hd                         : 1;
		u64 hun_t2fd                         : 1;
		u64 ten_hd                           : 1;
		u64 ten_fd                           : 1;
		u64 hun_xhd                          : 1;
		u64 hun_xfd                          : 1;
		u64 hun_t4                           : 1;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct cgxx_gmp_pcs_mrx_status_s cn; */
};

static inline u64 CGXX_GMP_PCS_MRX_STATUS(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_PCS_MRX_STATUS(u64 a)
{
	return 0x30008 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_pcs_rx#_states
 *
 * CGX GMP PCS RX State-Machines States Registers
 */
union cgxx_gmp_pcs_rxx_states {
	u64 u;
	struct cgxx_gmp_pcs_rxx_states_s {
		u64 an_st                            : 4;
		u64 an_bad                           : 1;
		u64 sync                             : 4;
		u64 sync_bad                         : 1;
		u64 rx_st                            : 5;
		u64 rx_bad                           : 1;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct cgxx_gmp_pcs_rxx_states_s cn; */
};

static inline u64 CGXX_GMP_PCS_RXX_STATES(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_PCS_RXX_STATES(u64 a)
{
	return 0x30058 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_pcs_rx#_sync
 *
 * CGX GMP PCS Code Group Synchronization Registers
 */
union cgxx_gmp_pcs_rxx_sync {
	u64 u;
	struct cgxx_gmp_pcs_rxx_sync_s {
		u64 bit_lock                         : 1;
		u64 sync                             : 1;
		u64 reserved_2_63                    : 62;
	} s;
	/* struct cgxx_gmp_pcs_rxx_sync_s cn; */
};

static inline u64 CGXX_GMP_PCS_RXX_SYNC(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_PCS_RXX_SYNC(u64 a)
{
	return 0x30050 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_pcs_sgm#_an_adv
 *
 * CGX GMP PCS SGMII Autonegotiation Advertisement Registers This is the
 * SGMII autonegotiation advertisement register (sent out as
 * tx_Config_Reg\<15:0\> as defined in IEEE 802.3 clause 37). This
 * register is sent during autonegotiation if
 * CGX()_GMP_PCS_MISC()_CTL[MAC_PHY] is set (1 = PHY mode). If the bit is
 * not set (0 = MAC mode), then tx_Config_Reg\<14\> becomes ACK bit and
 * tx_Config_Reg\<0\> is always 1. All other bits in tx_Config_Reg sent
 * will be 0. The PHY dictates the autonegotiation results.
 */
union cgxx_gmp_pcs_sgmx_an_adv {
	u64 u;
	struct cgxx_gmp_pcs_sgmx_an_adv_s {
		u64 one                              : 1;
		u64 reserved_1_9                     : 9;
		u64 speed                            : 2;
		u64 dup                              : 1;
		u64 reserved_13                      : 1;
		u64 ack                              : 1;
		u64 link                             : 1;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct cgxx_gmp_pcs_sgmx_an_adv_s cn; */
};

static inline u64 CGXX_GMP_PCS_SGMX_AN_ADV(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_PCS_SGMX_AN_ADV(u64 a)
{
	return 0x30068 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_pcs_sgm#_lp_adv
 *
 * CGX GMP PCS SGMII Link-Partner-Advertisement Registers This is the
 * SGMII link partner advertisement register (received as
 * rx_Config_Reg\<15:0\> as defined in IEEE 802.3 clause 37).
 */
union cgxx_gmp_pcs_sgmx_lp_adv {
	u64 u;
	struct cgxx_gmp_pcs_sgmx_lp_adv_s {
		u64 one                              : 1;
		u64 reserved_1_9                     : 9;
		u64 speed                            : 2;
		u64 dup                              : 1;
		u64 reserved_13_14                   : 2;
		u64 link                             : 1;
		u64 reserved_16_63                   : 48;
	} s;
	struct cgxx_gmp_pcs_sgmx_lp_adv_cn {
		u64 one                              : 1;
		u64 reserved_1_9                     : 9;
		u64 speed                            : 2;
		u64 dup                              : 1;
		u64 reserved_13                      : 1;
		u64 reserved_14                      : 1;
		u64 link                             : 1;
		u64 reserved_16_63                   : 48;
	} cn;
};

static inline u64 CGXX_GMP_PCS_SGMX_LP_ADV(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_PCS_SGMX_LP_ADV(u64 a)
{
	return 0x30070 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_pcs_tx#_states
 *
 * CGX GMP PCS TX State-Machines States Registers
 */
union cgxx_gmp_pcs_txx_states {
	u64 u;
	struct cgxx_gmp_pcs_txx_states_s {
		u64 ord_st                           : 4;
		u64 tx_bad                           : 1;
		u64 xmit                             : 2;
		u64 reserved_7_63                    : 57;
	} s;
	/* struct cgxx_gmp_pcs_txx_states_s cn; */
};

static inline u64 CGXX_GMP_PCS_TXX_STATES(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_PCS_TXX_STATES(u64 a)
{
	return 0x30060 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_gmp_pcs_tx_rx#_polarity
 *
 * CGX GMP PCS TX/RX Polarity Registers
 * CGX()_GMP_PCS_TX_RX()_POLARITY[AUTORXPL] shows correct polarity needed
 * on the link receive path after code group synchronization is achieved.
 * When LMAC_TYPE=QSGMII, only lane 0 polarity data and settings are
 * relevant and settings for lanes 1, 2 and 3 are unused.
 */
union cgxx_gmp_pcs_tx_rxx_polarity {
	u64 u;
	struct cgxx_gmp_pcs_tx_rxx_polarity_s {
		u64 txplrt                           : 1;
		u64 rxplrt                           : 1;
		u64 autorxpl                         : 1;
		u64 rxovrd                           : 1;
		u64 reserved_4_63                    : 60;
	} s;
	/* struct cgxx_gmp_pcs_tx_rxx_polarity_s cn; */
};

static inline u64 CGXX_GMP_PCS_TX_RXX_POLARITY(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_GMP_PCS_TX_RXX_POLARITY(u64 a)
{
	return 0x30048 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_msix_pba#
 *
 * CGX MSI-X Pending Bit Array Registers This register is the MSI-X PBA
 * table, the bit number is indexed by the CGX_INT_VEC_E enumeration.
 */
union cgxx_msix_pbax {
	u64 u;
	struct cgxx_msix_pbax_s {
		u64 pend                             : 64;
	} s;
	/* struct cgxx_msix_pbax_s cn; */
};

static inline u64 CGXX_MSIX_PBAX(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_MSIX_PBAX(u64 a)
{
	return 0xf0000 + 8 * a;
}

/**
 * Register (RSL) cgx#_msix_vec#_addr
 *
 * CGX MSI-X Vector Table Address Registers This register is the MSI-X
 * vector table, indexed by the CGX_INT_VEC_E enumeration.
 */
union cgxx_msix_vecx_addr {
	u64 u;
	struct cgxx_msix_vecx_addr_s {
		u64 secvec                           : 1;
		u64 reserved_1                       : 1;
		u64 addr                             : 51;
		u64 reserved_53_63                   : 11;
	} s;
	/* struct cgxx_msix_vecx_addr_s cn; */
};

static inline u64 CGXX_MSIX_VECX_ADDR(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_MSIX_VECX_ADDR(u64 a)
{
	return 0 + 0x10 * a;
}

/**
 * Register (RSL) cgx#_msix_vec#_ctl
 *
 * CGX MSI-X Vector Table Control and Data Registers This register is the
 * MSI-X vector table, indexed by the CGX_INT_VEC_E enumeration.
 */
union cgxx_msix_vecx_ctl {
	u64 u;
	struct cgxx_msix_vecx_ctl_s {
		u64 data                             : 32;
		u64 mask                             : 1;
		u64 reserved_33_63                   : 31;
	} s;
	/* struct cgxx_msix_vecx_ctl_s cn; */
};

static inline u64 CGXX_MSIX_VECX_CTL(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_MSIX_VECX_CTL(u64 a)
{
	return 8 + 0x10 * a;
}

/**
 * Register (RSL) cgx#_smu#_bp_test
 *
 * INTERNAL: CGX SMU TX Backpressure Test Registers
 */
union cgxx_smux_bp_test {
	u64 u;
	struct cgxx_smux_bp_test_s {
		u64 lfsr_freq                        : 12;
		u64 reserved_12_15                   : 4;
		u64 bp_cfg                           : 8;
		u64 reserved_24_47                   : 24;
		u64 enable                           : 4;
		u64 reserved_52_63                   : 12;
	} s;
	/* struct cgxx_smux_bp_test_s cn; */
};

static inline u64 CGXX_SMUX_BP_TEST(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_BP_TEST(u64 a)
{
	return 0x20230 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_cbfc_ctl
 *
 * CGX SMU PFC Control Registers Internal: INTERNAL: XOFF for a specific
 * class/channel \<i\> is XOFF\<i\> = ([PHYS_EN]\<i\> & cmr_rx_phys_bp) |
 * ([LOGL_EN]\<i\> & cmr_rx_logl_xoff\<i\>).
 */
union cgxx_smux_cbfc_ctl {
	u64 u;
	struct cgxx_smux_cbfc_ctl_s {
		u64 rx_en                            : 1;
		u64 tx_en                            : 1;
		u64 drp_en                           : 1;
		u64 bck_en                           : 1;
		u64 reserved_4_31                    : 28;
		u64 logl_en                          : 16;
		u64 phys_en                          : 16;
	} s;
	/* struct cgxx_smux_cbfc_ctl_s cn; */
};

static inline u64 CGXX_SMUX_CBFC_CTL(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_CBFC_CTL(u64 a)
{
	return 0x20218 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_ctrl
 *
 * CGX SMU Control Registers
 */
union cgxx_smux_ctrl {
	u64 u;
	struct cgxx_smux_ctrl_s {
		u64 rx_idle                          : 1;
		u64 tx_idle                          : 1;
		u64 reserved_2_63                    : 62;
	} s;
	/* struct cgxx_smux_ctrl_s cn; */
};

static inline u64 CGXX_SMUX_CTRL(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_CTRL(u64 a)
{
	return 0x20200 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_ext_loopback
 *
 * CGX SMU External Loopback Registers In loopback mode, the IFG1+IFG2 of
 * local and remote parties must match exactly; otherwise loopback FIFO
 * will overrun: CGX()_SMU()_TX_INT[LB_OVRFLW].
 */
union cgxx_smux_ext_loopback {
	u64 u;
	struct cgxx_smux_ext_loopback_s {
		u64 thresh                           : 6;
		u64 reserved_6_7                     : 2;
		u64 depth                            : 6;
		u64 reserved_14_15                   : 2;
		u64 en                               : 1;
		u64 reserved_17_63                   : 47;
	} s;
	/* struct cgxx_smux_ext_loopback_s cn; */
};

static inline u64 CGXX_SMUX_EXT_LOOPBACK(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_EXT_LOOPBACK(u64 a)
{
	return 0x20208 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_hg2_control
 *
 * CGX SMU HiGig2 Control Registers HiGig2 TX- and RX-enable are normally
 * set together for HiGig2 messaging. Setting just the TX or RX bit
 * results in only the HG2 message transmit or receive capability.
 * Setting [PHYS_EN] and [LOGL_EN] to 1 allows link PAUSE or backpressure
 * to NIX as per the received HiGig2 message. Setting these fields to 0
 * disables link PAUSE and backpressure to NIX in response to received
 * messages.  CGX()_SMU()_TX_CTL[HG_EN] must be set (to enable HiGig)
 * whenever either [HG2TX_EN] or [HG2RX_EN] are set.
 * CGX()_SMU()_RX_UDD_SKP[LEN] must be set to 16 (to select HiGig2)
 * whenever either [HG2TX_EN] or [HG2RX_EN] are set.
 * CGX()_CMR_RX_OVR_BP[EN]\<0\> must be set and
 * CGX()_CMR_RX_OVR_BP[BP]\<0\> must be cleared to 0 (to forcibly disable
 * hardware-automatic 802.3 PAUSE packet generation) with the HiGig2
 * Protocol when [HG2TX_EN] = 0. (The HiGig2 protocol is indicated by
 * CGX()_SMU()_TX_CTL[HG_EN] = 1 and CGX()_SMU()_RX_UDD_SKP[LEN]=16.)
 * Hardware can only autogenerate backpressure via HiGig2 messages
 * (optionally, when [HG2TX_EN] = 1) with the HiGig2 protocol.
 */
union cgxx_smux_hg2_control {
	u64 u;
	struct cgxx_smux_hg2_control_s {
		u64 logl_en                          : 16;
		u64 phys_en                          : 1;
		u64 hg2rx_en                         : 1;
		u64 hg2tx_en                         : 1;
		u64 reserved_19_63                   : 45;
	} s;
	/* struct cgxx_smux_hg2_control_s cn; */
};

static inline u64 CGXX_SMUX_HG2_CONTROL(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_HG2_CONTROL(u64 a)
{
	return 0x20210 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_mmsi_ctl_sta
 *
 * CGX SMU MAC Merge Service Interface (MMSI) Control/Status Registers
 * MMSI control and status registers for frame preemption mode. Refer to
 * IEEE 802.3br, Clause 99.
 */
union cgxx_smux_mmsi_ctl_sta {
	u64 u;
	struct cgxx_smux_mmsi_ctl_sta_s {
		u64 p_en                             : 1;
		u64 dis_v                            : 1;
		u64 afs                              : 2;
		u64 v_sta                            : 3;
		u64 tx_pactive                       : 1;
		u64 reserved_8_31                    : 24;
		u64 v_time                           : 24;
		u64 reserved_56_63                   : 8;
	} s;
	/* struct cgxx_smux_mmsi_ctl_sta_s cn; */
};

static inline u64 CGXX_SMUX_MMSI_CTL_STA(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_MMSI_CTL_STA(u64 a)
{
	return 0x20220 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_rx_bad_col_ctrl
 *
 * CGX SMU RX Bad Column High Registers
 */
union cgxx_smux_rx_bad_col_ctrl {
	u64 u;
	struct cgxx_smux_rx_bad_col_ctrl_s {
		u64 lane_rxc                         : 16;
		u64 state                            : 3;
		u64 val                              : 1;
		u64 reserved_20_63                   : 44;
	} s;
	/* struct cgxx_smux_rx_bad_col_ctrl_s cn; */
};

static inline u64 CGXX_SMUX_RX_BAD_COL_CTRL(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_RX_BAD_COL_CTRL(u64 a)
{
	return 0x20060 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_rx_bad_col_data_hi
 *
 * CGX SMU RX Bad Column Low Registers
 */
union cgxx_smux_rx_bad_col_data_hi {
	u64 u;
	struct cgxx_smux_rx_bad_col_data_hi_s {
		u64 lane_rxd                         : 64;
	} s;
	/* struct cgxx_smux_rx_bad_col_data_hi_s cn; */
};

static inline u64 CGXX_SMUX_RX_BAD_COL_DATA_HI(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_RX_BAD_COL_DATA_HI(u64 a)
{
	return 0x20058 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_rx_bad_col_data_lo
 *
 * CGX SMU RX Bad Column Low Registers
 */
union cgxx_smux_rx_bad_col_data_lo {
	u64 u;
	struct cgxx_smux_rx_bad_col_data_lo_s {
		u64 lane_rxd                         : 64;
	} s;
	/* struct cgxx_smux_rx_bad_col_data_lo_s cn; */
};

static inline u64 CGXX_SMUX_RX_BAD_COL_DATA_LO(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_RX_BAD_COL_DATA_LO(u64 a)
{
	return 0x20050 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_rx_ctl
 *
 * CGX SMU RX Control Registers
 */
union cgxx_smux_rx_ctl {
	u64 u;
	struct cgxx_smux_rx_ctl_s {
		u64 status                           : 2;
		u64 reserved_2_63                    : 62;
	} s;
	/* struct cgxx_smux_rx_ctl_s cn; */
};

static inline u64 CGXX_SMUX_RX_CTL(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_RX_CTL(u64 a)
{
	return 0x20048 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_rx_decision
 *
 * CGX SMU Packet Decision Registers This register specifies the byte
 * count used to determine when to accept or to filter a packet. As each
 * byte in a packet is received by CGX, the L2 byte count (i.e. the
 * number of bytes from the beginning of the L2 header (DMAC)) is
 * compared against CNT. In normal operation, the L2 header begins after
 * the PREAMBLE + SFD (CGX()_SMU()_RX_FRM_CTL[PRE_CHK] = 1) and any
 * optional UDD skip data (CGX()_SMU()_RX_UDD_SKP[LEN]).
 */
union cgxx_smux_rx_decision {
	u64 u;
	struct cgxx_smux_rx_decision_s {
		u64 cnt                              : 5;
		u64 reserved_5_63                    : 59;
	} s;
	/* struct cgxx_smux_rx_decision_s cn; */
};

static inline u64 CGXX_SMUX_RX_DECISION(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_RX_DECISION(u64 a)
{
	return 0x20038 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_rx_frm_chk
 *
 * CGX SMU RX Frame Check Registers The CSRs provide the enable bits for
 * a subset of errors passed to CMR encoded.
 */
union cgxx_smux_rx_frm_chk {
	u64 u;
	struct cgxx_smux_rx_frm_chk_s {
		u64 reserved_0_2                     : 3;
		u64 jabber                           : 1;
		u64 fcserr_d                         : 1;
		u64 fcserr_c                         : 1;
		u64 reserved_6                       : 1;
		u64 rcverr                           : 1;
		u64 skperr                           : 1;
		u64 reserved_9_63                    : 55;
	} s;
	/* struct cgxx_smux_rx_frm_chk_s cn; */
};

static inline u64 CGXX_SMUX_RX_FRM_CHK(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_RX_FRM_CHK(u64 a)
{
	return 0x20028 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_rx_frm_ctl
 *
 * CGX SMU RX Frame Control Registers This register controls the handling
 * of the frames. The [CTL_BCK] and [CTL_DRP] bits control how the
 * hardware handles incoming PAUSE packets. The most common modes of
 * operation: _ [CTL_BCK] = 1, [CTL_DRP] = 1: hardware handles everything
 * _ [CTL_BCK] = 0, [CTL_DRP] = 0: software sees all PAUSE frames _
 * [CTL_BCK] = 0, [CTL_DRP] = 1: all PAUSE frames are completely ignored
 * These control bits should be set to [CTL_BCK] = 0, [CTL_DRP] = 0 in
 * half-duplex mode. Since PAUSE packets only apply to full duplex
 * operation, any PAUSE packet would constitute an exception which should
 * be handled by the processing cores. PAUSE packets should not be
 * forwarded.
 */
union cgxx_smux_rx_frm_ctl {
	u64 u;
	struct cgxx_smux_rx_frm_ctl_s {
		u64 pre_chk                          : 1;
		u64 pre_strp                         : 1;
		u64 ctl_drp                          : 1;
		u64 ctl_bck                          : 1;
		u64 ctl_mcst                         : 1;
		u64 ctl_smac                         : 1;
		u64 reserved_6_11                    : 6;
		u64 ptp_mode                         : 1;
		u64 reserved_13_63                   : 51;
	} s;
	/* struct cgxx_smux_rx_frm_ctl_s cn; */
};

static inline u64 CGXX_SMUX_RX_FRM_CTL(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_RX_FRM_CTL(u64 a)
{
	return 0x20020 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_rx_int
 *
 * CGX SMU Receive Interrupt Registers SMU Interrupt Register. Internal:
 * Exception conditions \<9\> and \<4:0\> can also set the rcv/opcode in
 * the received packet's work queue entry. CGX()_SMU()_RX_FRM_CHK
 * provides a bit mask for configuring which conditions set the error.
 */
union cgxx_smux_rx_int {
	u64 u;
	struct cgxx_smux_rx_int_s {
		u64 jabber                           : 1;
		u64 fcserr                           : 1;
		u64 rcverr                           : 1;
		u64 skperr                           : 1;
		u64 pcterr                           : 1;
		u64 rsverr                           : 1;
		u64 loc_fault                        : 1;
		u64 rem_fault                        : 1;
		u64 bad_seq                          : 1;
		u64 bad_term                         : 1;
		u64 hg2fld                           : 1;
		u64 hg2cc                            : 1;
		u64 badver                           : 1;
		u64 badrsp                           : 1;
		u64 reserved_14_63                   : 50;
	} s;
	/* struct cgxx_smux_rx_int_s cn; */
};

static inline u64 CGXX_SMUX_RX_INT(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_RX_INT(u64 a)
{
	return 0x20000 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_rx_int_ena_w1c
 *
 * CGX SMU Receive Interrupt Enable Clear Registers This register clears
 * interrupt enable bits.
 */
union cgxx_smux_rx_int_ena_w1c {
	u64 u;
	struct cgxx_smux_rx_int_ena_w1c_s {
		u64 jabber                           : 1;
		u64 fcserr                           : 1;
		u64 rcverr                           : 1;
		u64 skperr                           : 1;
		u64 pcterr                           : 1;
		u64 rsverr                           : 1;
		u64 loc_fault                        : 1;
		u64 rem_fault                        : 1;
		u64 bad_seq                          : 1;
		u64 bad_term                         : 1;
		u64 hg2fld                           : 1;
		u64 hg2cc                            : 1;
		u64 badver                           : 1;
		u64 badrsp                           : 1;
		u64 reserved_14_63                   : 50;
	} s;
	/* struct cgxx_smux_rx_int_ena_w1c_s cn; */
};

static inline u64 CGXX_SMUX_RX_INT_ENA_W1C(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_RX_INT_ENA_W1C(u64 a)
{
	return 0x20010 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_rx_int_ena_w1s
 *
 * CGX SMU Receive Interrupt Enable Set Registers This register sets
 * interrupt enable bits.
 */
union cgxx_smux_rx_int_ena_w1s {
	u64 u;
	struct cgxx_smux_rx_int_ena_w1s_s {
		u64 jabber                           : 1;
		u64 fcserr                           : 1;
		u64 rcverr                           : 1;
		u64 skperr                           : 1;
		u64 pcterr                           : 1;
		u64 rsverr                           : 1;
		u64 loc_fault                        : 1;
		u64 rem_fault                        : 1;
		u64 bad_seq                          : 1;
		u64 bad_term                         : 1;
		u64 hg2fld                           : 1;
		u64 hg2cc                            : 1;
		u64 badver                           : 1;
		u64 badrsp                           : 1;
		u64 reserved_14_63                   : 50;
	} s;
	/* struct cgxx_smux_rx_int_ena_w1s_s cn; */
};

static inline u64 CGXX_SMUX_RX_INT_ENA_W1S(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_RX_INT_ENA_W1S(u64 a)
{
	return 0x20018 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_rx_int_w1s
 *
 * CGX SMU Receive Interrupt Set Registers This register sets interrupt
 * bits.
 */
union cgxx_smux_rx_int_w1s {
	u64 u;
	struct cgxx_smux_rx_int_w1s_s {
		u64 jabber                           : 1;
		u64 fcserr                           : 1;
		u64 rcverr                           : 1;
		u64 skperr                           : 1;
		u64 pcterr                           : 1;
		u64 rsverr                           : 1;
		u64 loc_fault                        : 1;
		u64 rem_fault                        : 1;
		u64 bad_seq                          : 1;
		u64 bad_term                         : 1;
		u64 hg2fld                           : 1;
		u64 hg2cc                            : 1;
		u64 badver                           : 1;
		u64 badrsp                           : 1;
		u64 reserved_14_63                   : 50;
	} s;
	/* struct cgxx_smux_rx_int_w1s_s cn; */
};

static inline u64 CGXX_SMUX_RX_INT_W1S(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_RX_INT_W1S(u64 a)
{
	return 0x20008 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_rx_jabber
 *
 * CGX SMU Maximum Packet-Size Registers This register specifies the
 * maximum size for packets, beyond which the SMU truncates. Internal:
 * JABBER[CNT] is checked against the packet that arrives from SPU.  The
 * checking is performed before preamble is stripped or PTP is inserted.
 * If present, preamble is counted as eight bytes of the incoming packet.
 */
union cgxx_smux_rx_jabber {
	u64 u;
	struct cgxx_smux_rx_jabber_s {
		u64 cnt                              : 16;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct cgxx_smux_rx_jabber_s cn; */
};

static inline u64 CGXX_SMUX_RX_JABBER(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_RX_JABBER(u64 a)
{
	return 0x20030 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_rx_udd_skp
 *
 * CGX SMU User-Defined Data Skip Registers Internal: (1) The skip bytes
 * are part of the packet and will be sent down the NCB packet interface
 * and will be handled by NIX.  (2) The system can determine if the UDD
 * bytes are included in the FCS check by using the FCSSEL field if the
 * FCS check is enabled.  (3) Assume that the preamble/sfd is always at
 * the start of the frame even before UDD bytes.  In most cases, there
 * will be no preamble in these cases since it will be packet interface
 * in direct communication to another packet interface (MAC to MAC)
 * without a PHY involved.  (4) We can still do address filtering and
 * control packet filtering if the user desires.  (5) In all cases, the
 * UDD bytes will be sent down the packet interface as part of the
 * packet.  The UDD bytes are never stripped from the actual packet.
 */
union cgxx_smux_rx_udd_skp {
	u64 u;
	struct cgxx_smux_rx_udd_skp_s {
		u64 len                              : 7;
		u64 reserved_7                       : 1;
		u64 fcssel                           : 1;
		u64 reserved_9_63                    : 55;
	} s;
	/* struct cgxx_smux_rx_udd_skp_s cn; */
};

static inline u64 CGXX_SMUX_RX_UDD_SKP(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_RX_UDD_SKP(u64 a)
{
	return 0x20040 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_rx_wol_ctrl0
 *
 * CGX SMU RX Wake-on-LAN Control 0 Registers
 */
union cgxx_smux_rx_wol_ctrl0 {
	u64 u;
	struct cgxx_smux_rx_wol_ctrl0_s {
		u64 dmac                             : 48;
		u64 pswd_len                         : 4;
		u64 reserved_52_63                   : 12;
	} s;
	/* struct cgxx_smux_rx_wol_ctrl0_s cn; */
};

static inline u64 CGXX_SMUX_RX_WOL_CTRL0(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_RX_WOL_CTRL0(u64 a)
{
	return 0x20068 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_rx_wol_ctrl1
 *
 * CGX SMU RX Wake-on-LAN Control 1 Registers
 */
union cgxx_smux_rx_wol_ctrl1 {
	u64 u;
	struct cgxx_smux_rx_wol_ctrl1_s {
		u64 pswd                             : 64;
	} s;
	/* struct cgxx_smux_rx_wol_ctrl1_s cn; */
};

static inline u64 CGXX_SMUX_RX_WOL_CTRL1(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_RX_WOL_CTRL1(u64 a)
{
	return 0x20070 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_rx_wol_int
 *
 * CGX SMU RX WOL Interrupt Registers These registers allow WOL
 * interrupts to be sent to the control processor.
 */
union cgxx_smux_rx_wol_int {
	u64 u;
	struct cgxx_smux_rx_wol_int_s {
		u64 wol_rcvd                         : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct cgxx_smux_rx_wol_int_s cn; */
};

static inline u64 CGXX_SMUX_RX_WOL_INT(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_RX_WOL_INT(u64 a)
{
	return 0x20078 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_rx_wol_int_ena_w1c
 *
 * CGX SMU RX WOL Interrupt Enable Clear Registers This register clears
 * interrupt enable bits.
 */
union cgxx_smux_rx_wol_int_ena_w1c {
	u64 u;
	struct cgxx_smux_rx_wol_int_ena_w1c_s {
		u64 wol_rcvd                         : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct cgxx_smux_rx_wol_int_ena_w1c_s cn; */
};

static inline u64 CGXX_SMUX_RX_WOL_INT_ENA_W1C(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_RX_WOL_INT_ENA_W1C(u64 a)
{
	return 0x20088 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_rx_wol_int_ena_w1s
 *
 * CGX SMU RX WOL Interrupt Enable Set Registers This register sets
 * interrupt enable bits.
 */
union cgxx_smux_rx_wol_int_ena_w1s {
	u64 u;
	struct cgxx_smux_rx_wol_int_ena_w1s_s {
		u64 wol_rcvd                         : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct cgxx_smux_rx_wol_int_ena_w1s_s cn; */
};

static inline u64 CGXX_SMUX_RX_WOL_INT_ENA_W1S(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_RX_WOL_INT_ENA_W1S(u64 a)
{
	return 0x20090 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_rx_wol_int_w1s
 *
 * CGX SMU RX WOL Interrupt Set Registers This register sets interrupt
 * bits.
 */
union cgxx_smux_rx_wol_int_w1s {
	u64 u;
	struct cgxx_smux_rx_wol_int_w1s_s {
		u64 wol_rcvd                         : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct cgxx_smux_rx_wol_int_w1s_s cn; */
};

static inline u64 CGXX_SMUX_RX_WOL_INT_W1S(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_RX_WOL_INT_W1S(u64 a)
{
	return 0x20080 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_smac
 *
 * CGX SMU SMAC Registers
 */
union cgxx_smux_smac {
	u64 u;
	struct cgxx_smux_smac_s {
		u64 smac                             : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_smux_smac_s cn; */
};

static inline u64 CGXX_SMUX_SMAC(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_SMAC(u64 a)
{
	return 0x20108 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_tx_append
 *
 * CGX SMU TX Append Control Registers For more details on the
 * interactions between FCS and PAD, see also the description of
 * CGX()_SMU()_TX_MIN_PKT[MIN_SIZE].
 */
union cgxx_smux_tx_append {
	u64 u;
	struct cgxx_smux_tx_append_s {
		u64 preamble                         : 1;
		u64 pad                              : 1;
		u64 fcs_d                            : 1;
		u64 fcs_c                            : 1;
		u64 reserved_4_63                    : 60;
	} s;
	/* struct cgxx_smux_tx_append_s cn; */
};

static inline u64 CGXX_SMUX_TX_APPEND(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_TX_APPEND(u64 a)
{
	return 0x20100 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_tx_ctl
 *
 * CGX SMU Transmit Control Registers
 */
union cgxx_smux_tx_ctl {
	u64 u;
	struct cgxx_smux_tx_ctl_s {
		u64 dic_en                           : 1;
		u64 uni_en                           : 1;
		u64 x4a_dis                          : 1;
		u64 mia_en                           : 1;
		u64 ls                               : 2;
		u64 ls_byp                           : 1;
		u64 l2p_bp_conv                      : 1;
		u64 hg_en                            : 1;
		u64 hg_pause_hgi                     : 2;
		u64 reserved_11_63                   : 53;
	} s;
	/* struct cgxx_smux_tx_ctl_s cn; */
};

static inline u64 CGXX_SMUX_TX_CTL(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_TX_CTL(u64 a)
{
	return 0x20178 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_tx_dack
 *
 * CGX SMU TX Drop Counters Registers
 */
union cgxx_smux_tx_dack {
	u64 u;
	struct cgxx_smux_tx_dack_s {
		u64 dpi_sdrop_ack                    : 16;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct cgxx_smux_tx_dack_s cn; */
};

static inline u64 CGXX_SMUX_TX_DACK(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_TX_DACK(u64 a)
{
	return 0x201b0 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_tx_dcnt
 *
 * CGX SMU TX Drop Counters Registers
 */
union cgxx_smux_tx_dcnt {
	u64 u;
	struct cgxx_smux_tx_dcnt_s {
		u64 dpi_sdrop_cnt                    : 16;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct cgxx_smux_tx_dcnt_s cn; */
};

static inline u64 CGXX_SMUX_TX_DCNT(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_TX_DCNT(u64 a)
{
	return 0x201a8 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_tx_eee
 *
 * INTERNAL: CGX SMU TX EEE Configure Registers  Resvered. Internal:
 * These registers control when SMU TX requests to enter or exist LPI.
 * Those registers take effect only when EEE is supported and enabled for
 * a given LMAC.
 */
union cgxx_smux_tx_eee {
	u64 u;
	struct cgxx_smux_tx_eee_s {
		u64 idle_thresh                      : 28;
		u64 reserved_28                      : 1;
		u64 force_lpi                        : 1;
		u64 wakeup                           : 1;
		u64 auto_lpi                         : 1;
		u64 idle_cnt                         : 28;
		u64 reserved_60_61                   : 2;
		u64 tx_lpi_wake                      : 1;
		u64 tx_lpi                           : 1;
	} s;
	/* struct cgxx_smux_tx_eee_s cn; */
};

static inline u64 CGXX_SMUX_TX_EEE(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_TX_EEE(u64 a)
{
	return 0x20190 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_tx_eee_timer_status
 *
 * INTERNAL: CGX SMU TX EEE TIMER STATUS Registers  Reserved. Internal:
 * These registers configure SMU TX EEE timing parameters.
 */
union cgxx_smux_tx_eee_timer_status {
	u64 u;
	struct cgxx_smux_tx_eee_timer_status_s {
		u64 lpi_wake_cnt                     : 16;
		u64 reserved_16_30                   : 15;
		u64 wake_timer_done                  : 1;
		u64 link_ok_cnt                      : 30;
		u64 reserved_62                      : 1;
		u64 link_timer_done                  : 1;
	} s;
	/* struct cgxx_smux_tx_eee_timer_status_s cn; */
};

static inline u64 CGXX_SMUX_TX_EEE_TIMER_STATUS(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_TX_EEE_TIMER_STATUS(u64 a)
{
	return 0x201a0 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_tx_eee_timing
 *
 * INTERNAL: CGX SMU TX EEE TIMING Parameter Registers  Reserved.
 * Internal: These registers configure SMU TX EEE timing parameters.
 */
union cgxx_smux_tx_eee_timing {
	u64 u;
	struct cgxx_smux_tx_eee_timing_s {
		u64 w_sys_tx_min                     : 16;
		u64 reserved_16_31                   : 16;
		u64 link_ok_min                      : 30;
		u64 reserved_62_63                   : 2;
	} s;
	/* struct cgxx_smux_tx_eee_timing_s cn; */
};

static inline u64 CGXX_SMUX_TX_EEE_TIMING(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_TX_EEE_TIMING(u64 a)
{
	return 0x20198 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_tx_ifg
 *
 * CGX SMU TX Interframe-Gap Cycles Registers Programming IFG1 and IFG2:
 * * For XAUI/RXAUI/10G/25G/40G/50G/100G systems that require IEEE 802.3
 * compatibility, the [IFG1]+[IFG2] sum must be 12. * In loopback mode,
 * the [IFG1]+[IFG2] of local and remote parties must match exactly;
 * otherwise loopback FIFO will overrun: CGX()_SMU()_TX_INT[LB_OVRFLW]. *
 * When CGX()_SMU()_TX_CTL[DIC_EN] is set, [IFG1]+[IFG2] sum must be at
 * least 8. The behavior of smaller values is un-determined. * When
 * CGX()_SMU()_TX_CTL[DIC_EN] is cleared, the minimum value of
 * [IFG1]+[IFG2] is 1 for 40G/50G/100G LMAC_TYPE configurations and 5 for
 * all other values. The behavior of smaller values is un-determined.
 * Internal: When CGX()_SMU()_TX_CTL[DIC_EN] is set, SMU TX treats
 * ([IFG1]+[IFG2]) \< 8 as 8 for 40G/50G/100G MACs and ([IFG1]+[IFG2]) \<
 * 8 as 8 for other MACs. When CGX()_SMU()_TX_CTL[DIC_EN] is cleared, SMU
 * TX can work correctly with any IFG1 and IFG2.
 */
union cgxx_smux_tx_ifg {
	u64 u;
	struct cgxx_smux_tx_ifg_s {
		u64 ifg1                             : 4;
		u64 ifg2                             : 4;
		u64 mia_amt                          : 2;
		u64 reserved_10_15                   : 6;
		u64 mia_cnt                          : 8;
		u64 reserved_24_63                   : 40;
	} s;
	/* struct cgxx_smux_tx_ifg_s cn; */
};

static inline u64 CGXX_SMUX_TX_IFG(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_TX_IFG(u64 a)
{
	return 0x20160 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_tx_int
 *
 * CGX SMU TX Interrupt Registers
 */
union cgxx_smux_tx_int {
	u64 u;
	struct cgxx_smux_tx_int_s {
		u64 undflw                           : 1;
		u64 xchange                          : 1;
		u64 fake_commit                      : 1;
		u64 lb_undflw                        : 1;
		u64 lb_ovrflw                        : 1;
		u64 dpi_sdrop                        : 1;
		u64 reserved_6_63                    : 58;
	} s;
	/* struct cgxx_smux_tx_int_s cn; */
};

static inline u64 CGXX_SMUX_TX_INT(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_TX_INT(u64 a)
{
	return 0x20140 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_tx_int_ena_w1c
 *
 * CGX SMU TX Interrupt Enable Clear Registers This register clears
 * interrupt enable bits.
 */
union cgxx_smux_tx_int_ena_w1c {
	u64 u;
	struct cgxx_smux_tx_int_ena_w1c_s {
		u64 undflw                           : 1;
		u64 xchange                          : 1;
		u64 fake_commit                      : 1;
		u64 lb_undflw                        : 1;
		u64 lb_ovrflw                        : 1;
		u64 dpi_sdrop                        : 1;
		u64 reserved_6_63                    : 58;
	} s;
	/* struct cgxx_smux_tx_int_ena_w1c_s cn; */
};

static inline u64 CGXX_SMUX_TX_INT_ENA_W1C(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_TX_INT_ENA_W1C(u64 a)
{
	return 0x20150 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_tx_int_ena_w1s
 *
 * CGX SMU TX Interrupt Enable Set Registers This register sets interrupt
 * enable bits.
 */
union cgxx_smux_tx_int_ena_w1s {
	u64 u;
	struct cgxx_smux_tx_int_ena_w1s_s {
		u64 undflw                           : 1;
		u64 xchange                          : 1;
		u64 fake_commit                      : 1;
		u64 lb_undflw                        : 1;
		u64 lb_ovrflw                        : 1;
		u64 dpi_sdrop                        : 1;
		u64 reserved_6_63                    : 58;
	} s;
	/* struct cgxx_smux_tx_int_ena_w1s_s cn; */
};

static inline u64 CGXX_SMUX_TX_INT_ENA_W1S(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_TX_INT_ENA_W1S(u64 a)
{
	return 0x20158 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_tx_int_w1s
 *
 * CGX SMU TX Interrupt Set Registers This register sets interrupt bits.
 */
union cgxx_smux_tx_int_w1s {
	u64 u;
	struct cgxx_smux_tx_int_w1s_s {
		u64 undflw                           : 1;
		u64 xchange                          : 1;
		u64 fake_commit                      : 1;
		u64 lb_undflw                        : 1;
		u64 lb_ovrflw                        : 1;
		u64 dpi_sdrop                        : 1;
		u64 reserved_6_63                    : 58;
	} s;
	/* struct cgxx_smux_tx_int_w1s_s cn; */
};

static inline u64 CGXX_SMUX_TX_INT_W1S(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_TX_INT_W1S(u64 a)
{
	return 0x20148 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_tx_min_pkt
 *
 * CGX SMU TX Minimum-Size-Packet Registers Internal: [MIN_SIZE] less
 * than 16 will be ignored by hardware which will use 16 instead.
 */
union cgxx_smux_tx_min_pkt {
	u64 u;
	struct cgxx_smux_tx_min_pkt_s {
		u64 min_size                         : 8;
		u64 reserved_8_63                    : 56;
	} s;
	/* struct cgxx_smux_tx_min_pkt_s cn; */
};

static inline u64 CGXX_SMUX_TX_MIN_PKT(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_TX_MIN_PKT(u64 a)
{
	return 0x20118 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_tx_pause_pkt_dmac
 *
 * CGX SMU TX PAUSE-Packet DMAC-Field Registers This register provides
 * the DMAC value that is placed in outbound PAUSE packets.
 */
union cgxx_smux_tx_pause_pkt_dmac {
	u64 u;
	struct cgxx_smux_tx_pause_pkt_dmac_s {
		u64 dmac                             : 48;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_smux_tx_pause_pkt_dmac_s cn; */
};

static inline u64 CGXX_SMUX_TX_PAUSE_PKT_DMAC(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_TX_PAUSE_PKT_DMAC(u64 a)
{
	return 0x20168 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_tx_pause_pkt_interval
 *
 * CGX SMU TX PAUSE-Packet Transmission-Interval Registers This register
 * specifies how often PAUSE packets are sent.
 */
union cgxx_smux_tx_pause_pkt_interval {
	u64 u;
	struct cgxx_smux_tx_pause_pkt_interval_s {
		u64 interval                         : 16;
		u64 hg2_intra_interval               : 16;
		u64 hg2_intra_en                     : 1;
		u64 reserved_33_63                   : 31;
	} s;
	/* struct cgxx_smux_tx_pause_pkt_interval_s cn; */
};

static inline u64 CGXX_SMUX_TX_PAUSE_PKT_INTERVAL(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_TX_PAUSE_PKT_INTERVAL(u64 a)
{
	return 0x20120 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_tx_pause_pkt_time
 *
 * CGX SMU TX PAUSE Packet Time Registers
 */
union cgxx_smux_tx_pause_pkt_time {
	u64 u;
	struct cgxx_smux_tx_pause_pkt_time_s {
		u64 p_time                           : 16;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct cgxx_smux_tx_pause_pkt_time_s cn; */
};

static inline u64 CGXX_SMUX_TX_PAUSE_PKT_TIME(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_TX_PAUSE_PKT_TIME(u64 a)
{
	return 0x20110 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_tx_pause_pkt_type
 *
 * CGX SMU TX PAUSE-Packet P_TYPE-Field Registers This register provides
 * the P_TYPE field that is placed in outbound PAUSE packets.
 */
union cgxx_smux_tx_pause_pkt_type {
	u64 u;
	struct cgxx_smux_tx_pause_pkt_type_s {
		u64 p_type                           : 16;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct cgxx_smux_tx_pause_pkt_type_s cn; */
};

static inline u64 CGXX_SMUX_TX_PAUSE_PKT_TYPE(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_TX_PAUSE_PKT_TYPE(u64 a)
{
	return 0x20170 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_tx_pause_togo
 *
 * CGX SMU TX Time-to-Backpressure Registers
 */
union cgxx_smux_tx_pause_togo {
	u64 u;
	struct cgxx_smux_tx_pause_togo_s {
		u64 p_time                           : 16;
		u64 msg_time                         : 16;
		u64 reserved_32_63                   : 32;
	} s;
	/* struct cgxx_smux_tx_pause_togo_s cn; */
};

static inline u64 CGXX_SMUX_TX_PAUSE_TOGO(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_TX_PAUSE_TOGO(u64 a)
{
	return 0x20130 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_tx_pause_zero
 *
 * CGX SMU TX PAUSE Zero Registers
 */
union cgxx_smux_tx_pause_zero {
	u64 u;
	struct cgxx_smux_tx_pause_zero_s {
		u64 send                             : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct cgxx_smux_tx_pause_zero_s cn; */
};

static inline u64 CGXX_SMUX_TX_PAUSE_ZERO(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_TX_PAUSE_ZERO(u64 a)
{
	return 0x20138 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_tx_soft_pause
 *
 * CGX SMU TX Soft PAUSE Registers
 */
union cgxx_smux_tx_soft_pause {
	u64 u;
	struct cgxx_smux_tx_soft_pause_s {
		u64 p_time                           : 16;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct cgxx_smux_tx_soft_pause_s cn; */
};

static inline u64 CGXX_SMUX_TX_SOFT_PAUSE(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_TX_SOFT_PAUSE(u64 a)
{
	return 0x20128 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_smu#_tx_thresh
 *
 * CGX SMU TX Threshold Registers
 */
union cgxx_smux_tx_thresh {
	u64 u;
	struct cgxx_smux_tx_thresh_s {
		u64 cnt                              : 12;
		u64 reserved_12_15                   : 4;
		u64 dpi_thresh                       : 5;
		u64 reserved_21_23                   : 3;
		u64 dpi_depth                        : 5;
		u64 reserved_29_31                   : 3;
		u64 ecnt                             : 12;
		u64 reserved_44_63                   : 20;
	} s;
	/* struct cgxx_smux_tx_thresh_s cn; */
};

static inline u64 CGXX_SMUX_TX_THRESH(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SMUX_TX_THRESH(u64 a)
{
	return 0x20180 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu#_an_adv
 *
 * CGX SPU Autonegotiation Advertisement Registers Software programs this
 * register with the contents of the AN-link code word base page to be
 * transmitted during autonegotiation. (See IEEE 802.3 section 73.6 for
 * details.) Any write operations to this register prior to completion of
 * autonegotiation, as indicated by CGX()_SPU()_AN_STATUS[AN_COMPLETE],
 * should be followed by a renegotiation in order for the new values to
 * take effect. Renegotiation is initiated by setting
 * CGX()_SPU()_AN_CONTROL[AN_RESTART]. Once autonegotiation has
 * completed, software can examine this register along with
 * CGX()_SPU()_AN_LP_BASE to determine the highest common denominator
 * technology.
 */
union cgxx_spux_an_adv {
	u64 u;
	struct cgxx_spux_an_adv_s {
		u64 s                                : 5;
		u64 e                                : 5;
		u64 pause                            : 1;
		u64 asm_dir                          : 1;
		u64 xnp_able                         : 1;
		u64 rf                               : 1;
		u64 ack                              : 1;
		u64 np                               : 1;
		u64 t                                : 5;
		u64 a1g_kx                           : 1;
		u64 a10g_kx4                         : 1;
		u64 a10g_kr                          : 1;
		u64 a40g_kr4                         : 1;
		u64 a40g_cr4                         : 1;
		u64 a100g_cr10                       : 1;
		u64 a100g_kp4                        : 1;
		u64 a100g_kr4                        : 1;
		u64 a100g_cr4                        : 1;
		u64 a25g_krs_crs                     : 1;
		u64 a25g_kr_cr                       : 1;
		u64 arsv                             : 12;
		u64 a25g_rs_fec_req                  : 1;
		u64 a25g_br_fec_req                  : 1;
		u64 fec_able                         : 1;
		u64 fec_req                          : 1;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_spux_an_adv_s cn; */
};

static inline u64 CGXX_SPUX_AN_ADV(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_AN_ADV(u64 a)
{
	return 0x10198 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu#_an_bp_status
 *
 * CGX SPU Autonegotiation Backplane Ethernet & BASE-R Copper Status
 * Registers The contents of this register are updated during
 * autonegotiation and are valid when CGX()_SPU()_AN_STATUS[AN_COMPLETE]
 * is set. At that time, one of the port type bits will be set depending
 * on the AN priority resolution. The port types are listed in order of
 * decreasing priority. If a BASE-R type is negotiated then [FEC] or
 * [RS_FEC] will be set to indicate whether/which FEC operation has been
 * negotiated and will be clear otherwise.
 */
union cgxx_spux_an_bp_status {
	u64 u;
	struct cgxx_spux_an_bp_status_s {
		u64 bp_an_able                       : 1;
		u64 n1g_kx                           : 1;
		u64 n10g_kx4                         : 1;
		u64 n10g_kr                          : 1;
		u64 n25g_kr1                         : 1;
		u64 n25g_cr1                         : 1;
		u64 n25g_krs_crs                     : 1;
		u64 n25g_kr_cr                       : 1;
		u64 n40g_kr4                         : 1;
		u64 n40g_cr4                         : 1;
		u64 n50g_kr2                         : 1;
		u64 n50g_cr2                         : 1;
		u64 n100g_cr10                       : 1;
		u64 n100g_kp4                        : 1;
		u64 n100g_kr4                        : 1;
		u64 n100g_cr4                        : 1;
		u64 fec                              : 1;
		u64 rs_fec                           : 1;
		u64 reserved_18_63                   : 46;
	} s;
	/* struct cgxx_spux_an_bp_status_s cn; */
};

static inline u64 CGXX_SPUX_AN_BP_STATUS(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_AN_BP_STATUS(u64 a)
{
	return 0x101b8 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu#_an_control
 *
 * CGX SPU Autonegotiation Control Registers
 */
union cgxx_spux_an_control {
	u64 u;
	struct cgxx_spux_an_control_s {
		u64 reserved_0_8                     : 9;
		u64 an_restart                       : 1;
		u64 reserved_10_11                   : 2;
		u64 an_en                            : 1;
		u64 xnp_en                           : 1;
		u64 reserved_14                      : 1;
		u64 an_reset                         : 1;
		u64 an_arb_link_chk_en               : 1;
		u64 usx_an_arb_link_chk_en           : 1;
		u64 reserved_18_63                   : 46;
	} s;
	/* struct cgxx_spux_an_control_s cn; */
};

static inline u64 CGXX_SPUX_AN_CONTROL(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_AN_CONTROL(u64 a)
{
	return 0x10188 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu#_an_lp_base
 *
 * CGX SPU Autonegotiation Link-Partner Base-Page Ability Registers This
 * register captures the contents of the latest AN link code word base
 * page received from the link partner during autonegotiation. (See IEEE
 * 802.3 section 73.6 for details.) CGX()_SPU()_AN_STATUS[PAGE_RX] is set
 * when this register is updated by hardware.
 */
union cgxx_spux_an_lp_base {
	u64 u;
	struct cgxx_spux_an_lp_base_s {
		u64 s                                : 5;
		u64 e                                : 5;
		u64 pause                            : 1;
		u64 asm_dir                          : 1;
		u64 xnp_able                         : 1;
		u64 rf                               : 1;
		u64 ack                              : 1;
		u64 np                               : 1;
		u64 t                                : 5;
		u64 a1g_kx                           : 1;
		u64 a10g_kx4                         : 1;
		u64 a10g_kr                          : 1;
		u64 a40g_kr4                         : 1;
		u64 a40g_cr4                         : 1;
		u64 a100g_cr10                       : 1;
		u64 a100g_kp4                        : 1;
		u64 a100g_kr4                        : 1;
		u64 a100g_cr4                        : 1;
		u64 a25g_krs_crs                     : 1;
		u64 a25g_kr_cr                       : 1;
		u64 arsv                             : 12;
		u64 a25g_rs_fec_req                  : 1;
		u64 a25g_br_fec_req                  : 1;
		u64 fec_able                         : 1;
		u64 fec_req                          : 1;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_spux_an_lp_base_s cn; */
};

static inline u64 CGXX_SPUX_AN_LP_BASE(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_AN_LP_BASE(u64 a)
{
	return 0x101a0 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu#_an_lp_xnp
 *
 * CGX SPU Autonegotiation Link Partner Extended Next Page Ability
 * Registers This register captures the contents of the latest next page
 * code word received from the link partner during autonegotiation, if
 * any. See IEEE 802.3 section 73.7.7 for details.
 */
union cgxx_spux_an_lp_xnp {
	u64 u;
	struct cgxx_spux_an_lp_xnp_s {
		u64 m_u                              : 11;
		u64 toggle                           : 1;
		u64 ack2                             : 1;
		u64 mp                               : 1;
		u64 ack                              : 1;
		u64 np                               : 1;
		u64 u                                : 32;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_spux_an_lp_xnp_s cn; */
};

static inline u64 CGXX_SPUX_AN_LP_XNP(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_AN_LP_XNP(u64 a)
{
	return 0x101b0 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu#_an_status
 *
 * CGX SPU Autonegotiation Status Registers
 */
union cgxx_spux_an_status {
	u64 u;
	struct cgxx_spux_an_status_s {
		u64 lp_an_able                       : 1;
		u64 reserved_1                       : 1;
		u64 link_status                      : 1;
		u64 an_able                          : 1;
		u64 rmt_flt                          : 1;
		u64 an_complete                      : 1;
		u64 page_rx                          : 1;
		u64 xnp_stat                         : 1;
		u64 reserved_8                       : 1;
		u64 prl_flt                          : 1;
		u64 reserved_10_63                   : 54;
	} s;
	/* struct cgxx_spux_an_status_s cn; */
};

static inline u64 CGXX_SPUX_AN_STATUS(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_AN_STATUS(u64 a)
{
	return 0x10190 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu#_an_xnp_tx
 *
 * CGX SPU Autonegotiation Extended Next Page Transmit Registers Software
 * programs this register with the contents of the AN message next page
 * or unformatted next page link code word to be transmitted during
 * autonegotiation. Next page exchange occurs after the base link code
 * words have been exchanged if either end of the link segment sets the
 * NP bit to 1, indicating that it has at least one next page to send.
 * Once initiated, next page exchange continues until both ends of the
 * link segment set their NP bits to 0. See IEEE 802.3 section 73.7.7 for
 * details.
 */
union cgxx_spux_an_xnp_tx {
	u64 u;
	struct cgxx_spux_an_xnp_tx_s {
		u64 m_u                              : 11;
		u64 toggle                           : 1;
		u64 ack2                             : 1;
		u64 mp                               : 1;
		u64 ack                              : 1;
		u64 np                               : 1;
		u64 u                                : 32;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct cgxx_spux_an_xnp_tx_s cn; */
};

static inline u64 CGXX_SPUX_AN_XNP_TX(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_AN_XNP_TX(u64 a)
{
	return 0x101a8 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu#_br_algn_status
 *
 * CGX SPU Multilane BASE-R PCS Alignment-Status Registers This register
 * implements the IEEE 802.3 multilane BASE-R PCS alignment status 1-4
 * registers (3.50-3.53). It is valid only when the LPCS type is
 * 40GBASE-R, 50GBASE-R, 100GBASE-R, (CGX()_CMR()_CONFIG[LMAC_TYPE] =
 * CGX_LMAC_TYPES_E::FORTYG_R,FIFTYG_R,HUNDREDG_R), and always returns
 * 0x0 for all other LPCS types. Service interfaces (lanes) 19-0 (100G)
 * and 3-0 (all others) are mapped to PCS lanes 19-0 or 3-0 via
 * CGX()_SPU()_BR_LANE_MAP()[LN_MAPPING]. For 100G, logical lane 0 fans
 * out to service interfaces 0-4, logical lane 1 fans out to service
 * interfaces 5-9, ... etc. For all other modes, logical lanes and
 * service interfaces are identical. Logical interfaces (lanes) map to
 * SerDes lanes via CGX()_CMR()_CONFIG[LANE_TO_SDS] (programmable).
 */
union cgxx_spux_br_algn_status {
	u64 u;
	struct cgxx_spux_br_algn_status_s {
		u64 block_lock                       : 20;
		u64 reserved_20_29                   : 10;
		u64 alignd                           : 1;
		u64 reserved_31_40                   : 10;
		u64 marker_lock                      : 20;
		u64 reserved_61_63                   : 3;
	} s;
	/* struct cgxx_spux_br_algn_status_s cn; */
};

static inline u64 CGXX_SPUX_BR_ALGN_STATUS(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_BR_ALGN_STATUS(u64 a)
{
	return 0x10050 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu#_br_lane_map#
 *
 * CGX SPU 40,50,100GBASE-R Lane-Mapping Registers This register
 * implements the IEEE 802.3 lane 0-19 mapping registers (3.400-3.403).
 * It is valid only when the LPCS type is 40GBASE-R, 50GBASE-R,
 * 100GBASE-R, USXGMII (CGX()_CMR()_CONFIG[LMAC_TYPE]), and always
 * returns 0x0 for all other LPCS types. The LNx_MAPPING field for each
 * programmed PCS lane (called service interface in 802.3) is valid when
 * that lane has achieved alignment marker lock on the receive side (i.e.
 * the associated CGX()_SPU()_BR_ALGN_STATUS[MARKER_LOCK] = 1), and is
 * invalid otherwise. When valid, it returns the actual detected receive
 * PCS lane number based on the received alignment marker contents
 * received on that service interface.  In RS-FEC mode the LNx_MAPPING
 * field is valid when that lane has achieved alignment marker lock on
 * the receive side (i.e. the associated
 * CGX()_SPU()_RSFEC_STATUS[AMPS_LOCK] = 1), and is invalid otherwise.
 * When valid, it returns the actual detected receive FEC lane number
 * based on the received alignment marker contents received on that
 * logical lane therefore expect for RS-FEC that LNx_MAPPING = x.  The
 * mapping is flexible because IEEE 802.3 allows multilane BASE-R receive
 * lanes to be re-ordered. Note that for the transmit side, each logical
 * lane is mapped to a physical SerDes lane based on the programming of
 * CGX()_CMR()_CONFIG[LANE_TO_SDS]. For the receive side,
 * CGX()_CMR()_CONFIG[LANE_TO_SDS] specifies the logical lane to physical
 * SerDes lane mapping, and this register specifies the service interface
 * (or lane) to PCS lane mapping.
 */
union cgxx_spux_br_lane_mapx {
	u64 u;
	struct cgxx_spux_br_lane_mapx_s {
		u64 ln_mapping                       : 6;
		u64 reserved_6_63                    : 58;
	} s;
	/* struct cgxx_spux_br_lane_mapx_s cn; */
};

static inline u64 CGXX_SPUX_BR_LANE_MAPX(u64 a, u64 b)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_BR_LANE_MAPX(u64 a, u64 b)
{
	return 0x10600 + 0x40000 * a + 8 * b;
}

/**
 * Register (RSL) cgx#_spu#_br_pmd_control
 *
 * CGX SPU BASE-R PMD Control Registers
 */
union cgxx_spux_br_pmd_control {
	u64 u;
	struct cgxx_spux_br_pmd_control_s {
		u64 train_restart                    : 1;
		u64 train_en                         : 1;
		u64 use_lane_poly                    : 1;
		u64 max_wait_disable                 : 1;
		u64 reserved_4_63                    : 60;
	} s;
	struct cgxx_spux_br_pmd_control_cn96xx {
		u64 train_restart                    : 1;
		u64 train_en                         : 1;
		u64 use_lane_poly                    : 1;
		u64 reserved_3_63                    : 61;
	} cn96xx;
	/* struct cgxx_spux_br_pmd_control_s cnf95xxp1; */
	/* struct cgxx_spux_br_pmd_control_cn96xx cnf95xxp2; */
};

static inline u64 CGXX_SPUX_BR_PMD_CONTROL(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_BR_PMD_CONTROL(u64 a)
{
	return 0x100a8 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu#_br_pmd_ld_cup
 *
 * INTERNAL:CGX SPU BASE-R PMD Local Device Coefficient Update Registers
 * This register implements MDIO register 1.154 of 802.3-2012 Section 5
 * CL45 for 10GBASE-R and and of 802.3by-2016 CL45 for 25GBASE-R. Note
 * that for 10G, 25G LN0_ only is used.  It implements  MDIO registers
 * 1.1300-1.1303 for all other BASE-R modes (40G, 50G, 100G) per
 * 802.3bj-2014 CL45. Note that for 50G LN0_ and LN1_ only are used.  The
 * fields in this register are read/write even though they are specified
 * as read-only in 802.3.  The register is automatically cleared at the
 * start of training. When link training is in progress, each field
 * reflects the contents of the coefficient update field in the
 * associated lane's outgoing training frame.  If
 * CGX()_SPU_DBG_CONTROL[BR_PMD_TRAIN_SOFT_EN] is set, then this register
 * must be updated by software during link training and hardware updates
 * are disabled. If CGX()_SPU_DBG_CONTROL[BR_PMD_TRAIN_SOFT_EN] is clear,
 * this register is automatically updated by hardware, and it should not
 * be written by software. The lane fields in this register are indexed
 * by logical PCS lane ID.
 */
union cgxx_spux_br_pmd_ld_cup {
	u64 u;
	struct cgxx_spux_br_pmd_ld_cup_s {
		u64 ln0_cup                          : 16;
		u64 ln1_cup                          : 16;
		u64 ln2_cup                          : 16;
		u64 ln3_cup                          : 16;
	} s;
	/* struct cgxx_spux_br_pmd_ld_cup_s cn; */
};

static inline u64 CGXX_SPUX_BR_PMD_LD_CUP(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_BR_PMD_LD_CUP(u64 a)
{
	return 0x100c8 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu#_br_pmd_ld_rep
 *
 * INTERNAL:CGX SPU BASE-R PMD Local Device Status Report Registers  This
 * register implements MDIO register 1.155 of 802.3-2012 Section 5 CL45
 * for 10GBASE-R and and of 802.3by-2016 CL45 for 25GBASE-R. Note that
 * for 10G, 25G LN0_ only is used.  It implements  MDIO registers
 * 1.1400-1.1403 for all other BASE-R modes (40G, 50G, 100G) per
 * 802.3bj-2014 CL45. Note that for 50G LN0_ and LN1_ only are used.  The
 * fields in this register are read/write even though they are specified
 * as read-only in 802.3.  The register is automatically cleared at the
 * start of training. Each field reflects the contents of the status
 * report field in the associated lane's outgoing training frame.  If
 * CGX()_SPU_DBG_CONTROL[BR_PMD_TRAIN_SOFT_EN] is set, then this register
 * must be updated by software during link training and hardware updates
 * are disabled. If CGX()_SPU_DBG_CONTROL[BR_PMD_TRAIN_SOFT_EN] is clear,
 * this register is automatically updated by hardware, and it should not
 * be written by software. The lane fields in this register are indexed
 * by logical PCS lane ID.
 */
union cgxx_spux_br_pmd_ld_rep {
	u64 u;
	struct cgxx_spux_br_pmd_ld_rep_s {
		u64 ln0_rep                          : 16;
		u64 ln1_rep                          : 16;
		u64 ln2_rep                          : 16;
		u64 ln3_rep                          : 16;
	} s;
	/* struct cgxx_spux_br_pmd_ld_rep_s cn; */
};

static inline u64 CGXX_SPUX_BR_PMD_LD_REP(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_BR_PMD_LD_REP(u64 a)
{
	return 0x100d0 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu#_br_pmd_lp_cup
 *
 * INTERNAL:CGX SPU BASE-R PMD Link Partner Coefficient Update Registers
 * This register implements MDIO register 1.152 of 802.3-2012 Section 5
 * CL45 for 10GBASE-R and and of 802.3by-2016 CL45 for 25GBASE-R. Note
 * that for 10G, 25G LN0_ only is used.  It implements  MDIO registers
 * 1.1100-1.1103 for all other BASE-R modes (40G, 50G, 100G) per
 * 802.3bj-2014 CL45. Note that for 50G LN0_ and LN1_ only are used.  The
 * register is automatically cleared at the start of training. Each field
 * reflects the contents of the coefficient update field in the lane's
 * most recently received training frame. This register should not be
 * written when link training is enabled, i.e. when
 * CGX()_SPU()_BR_PMD_CONTROL[TRAIN_EN] is set. The lane fields in this
 * register are indexed by logical PCS lane ID.
 */
union cgxx_spux_br_pmd_lp_cup {
	u64 u;
	struct cgxx_spux_br_pmd_lp_cup_s {
		u64 ln0_cup                          : 16;
		u64 ln1_cup                          : 16;
		u64 ln2_cup                          : 16;
		u64 ln3_cup                          : 16;
	} s;
	/* struct cgxx_spux_br_pmd_lp_cup_s cn; */
};

static inline u64 CGXX_SPUX_BR_PMD_LP_CUP(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_BR_PMD_LP_CUP(u64 a)
{
	return 0x100b8 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu#_br_pmd_lp_rep
 *
 * INTERNAL:CGX SPU BASE-R PMD Link Partner Status Report Registers  This
 * register implements MDIO register 1.153 of 802.3-2012 Section 5 CL45
 * for 10GBASE-R and and of 802.3by-2016 CL45 for 25GBASE-R. Note that
 * for 10G, 25G LN0_ only is used.  It implements  MDIO registers
 * 1.1200-1.1203 for all other BASE-R modes (40G, 50G, 100G) per
 * 802.3bj-2014 CL45. Note that for 50G LN0_ and LN1_ only are used.  The
 * register is automatically cleared at the start of training. Each field
 * reflects the contents of the coefficient update field in the lane's
 * most recently received training frame. This register should not be
 * written when link training is enabled, i.e. when
 * CGX()_SPU()_BR_PMD_CONTROL[TRAIN_EN] is set. The lane fields in this
 * register are indexed by logical PCS lane ID.
 */
union cgxx_spux_br_pmd_lp_rep {
	u64 u;
	struct cgxx_spux_br_pmd_lp_rep_s {
		u64 ln0_rep                          : 16;
		u64 ln1_rep                          : 16;
		u64 ln2_rep                          : 16;
		u64 ln3_rep                          : 16;
	} s;
	/* struct cgxx_spux_br_pmd_lp_rep_s cn; */
};

static inline u64 CGXX_SPUX_BR_PMD_LP_REP(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_BR_PMD_LP_REP(u64 a)
{
	return 0x100c0 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu#_br_pmd_status
 *
 * INTERNAL:CGX SPU BASE-R PMD Status Registers  The lane fields in this
 * register are indexed by logical PCS lane ID. The lane 0 field (LN0_*)
 * is valid for 10GBASE-R, 25GBASE-R, 40GBASE-R, 50GBASE-R and
 * 100GBASE-R. The lane 1 field (LN1_*) is valid for 40GBASE-R, 50GBASE-R
 * and 100GBASE-R. The remaining fields (LN2_*, LN3_*) are only valid for
 * 40GBASE-R and 100GBASE-R.
 */
union cgxx_spux_br_pmd_status {
	u64 u;
	struct cgxx_spux_br_pmd_status_s {
		u64 ln0_train_status                 : 4;
		u64 ln1_train_status                 : 4;
		u64 ln2_train_status                 : 4;
		u64 ln3_train_status                 : 4;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct cgxx_spux_br_pmd_status_s cn; */
};

static inline u64 CGXX_SPUX_BR_PMD_STATUS(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_BR_PMD_STATUS(u64 a)
{
	return 0x100b0 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu#_br_status1
 *
 * CGX SPU BASE-R Status 1 Registers
 */
union cgxx_spux_br_status1 {
	u64 u;
	struct cgxx_spux_br_status1_s {
		u64 blk_lock                         : 1;
		u64 hi_ber                           : 1;
		u64 prbs31                           : 1;
		u64 prbs9                            : 1;
		u64 reserved_4_11                    : 8;
		u64 rcv_lnk                          : 1;
		u64 reserved_13_63                   : 51;
	} s;
	/* struct cgxx_spux_br_status1_s cn; */
};

static inline u64 CGXX_SPUX_BR_STATUS1(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_BR_STATUS1(u64 a)
{
	return 0x10030 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu#_br_status2
 *
 * CGX SPU BASE-R Status 2 Registers This register implements a
 * combination of the following IEEE 802.3 registers: * BASE-R PCS status
 * 2 (MDIO address 3.33). * BASE-R BER high-order counter (MDIO address
 * 3.44). * Errored-blocks high-order counter (MDIO address 3.45).  Note
 * that the relative locations of some fields have been moved from IEEE
 * 802.3 in order to make the register layout more software friendly: the
 * BER counter high-order and low-order bits from sections 3.44 and 3.33
 * have been combined into the contiguous, 22-bit [BER_CNT] field;
 * likewise, the errored-blocks counter high-order and low-order bits
 * from section 3.45 have been combined into the contiguous, 22-bit
 * [ERR_BLKS] field.
 */
union cgxx_spux_br_status2 {
	u64 u;
	struct cgxx_spux_br_status2_s {
		u64 reserved_0_13                    : 14;
		u64 latched_ber                      : 1;
		u64 latched_lock                     : 1;
		u64 ber_cnt                          : 22;
		u64 reserved_38_39                   : 2;
		u64 err_blks                         : 22;
		u64 reserved_62_63                   : 2;
	} s;
	/* struct cgxx_spux_br_status2_s cn; */
};

static inline u64 CGXX_SPUX_BR_STATUS2(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_BR_STATUS2(u64 a)
{
	return 0x10038 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu#_br_tp_control
 *
 * CGX SPU BASE-R Test-Pattern Control Registers Refer to the test
 * pattern methodology described in 802.3 sections 49.2.8 and 82.2.10.
 */
union cgxx_spux_br_tp_control {
	u64 u;
	struct cgxx_spux_br_tp_control_s {
		u64 dp_sel                           : 1;
		u64 tp_sel                           : 1;
		u64 rx_tp_en                         : 1;
		u64 tx_tp_en                         : 1;
		u64 prbs31_tx                        : 1;
		u64 prbs31_rx                        : 1;
		u64 prbs9_tx                         : 1;
		u64 scramble_tp                      : 2;
		u64 pr_tp_data_type                  : 1;
		u64 reserved_10_63                   : 54;
	} s;
	/* struct cgxx_spux_br_tp_control_s cn; */
};

static inline u64 CGXX_SPUX_BR_TP_CONTROL(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_BR_TP_CONTROL(u64 a)
{
	return 0x10040 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu#_br_tp_err_cnt
 *
 * CGX SPU BASE-R Test-Pattern Error-Count Registers This register
 * provides the BASE-R PCS test-pattern error counter.
 */
union cgxx_spux_br_tp_err_cnt {
	u64 u;
	struct cgxx_spux_br_tp_err_cnt_s {
		u64 err_cnt                          : 16;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct cgxx_spux_br_tp_err_cnt_s cn; */
};

static inline u64 CGXX_SPUX_BR_TP_ERR_CNT(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_BR_TP_ERR_CNT(u64 a)
{
	return 0x10048 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu#_br_tp_seed_a
 *
 * CGX SPU BASE-R Test-Pattern Seed A Registers Refer to the test pattern
 * methodology described in 802.3 sections 49.2.8 and 82.2.10.
 */
union cgxx_spux_br_tp_seed_a {
	u64 u;
	struct cgxx_spux_br_tp_seed_a_s {
		u64 tp_seed_a                        : 58;
		u64 reserved_58_63                   : 6;
	} s;
	/* struct cgxx_spux_br_tp_seed_a_s cn; */
};

static inline u64 CGXX_SPUX_BR_TP_SEED_A(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_BR_TP_SEED_A(u64 a)
{
	return 0x10060 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu#_br_tp_seed_b
 *
 * CGX SPU BASE-R Test-Pattern Seed B Registers Refer to the test pattern
 * methodology described in 802.3 sections 49.2.8 and 82.2.10.
 */
union cgxx_spux_br_tp_seed_b {
	u64 u;
	struct cgxx_spux_br_tp_seed_b_s {
		u64 tp_seed_b                        : 58;
		u64 reserved_58_63                   : 6;
	} s;
	/* struct cgxx_spux_br_tp_seed_b_s cn; */
};

static inline u64 CGXX_SPUX_BR_TP_SEED_B(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_BR_TP_SEED_B(u64 a)
{
	return 0x10068 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu#_bx_status
 *
 * CGX SPU BASE-X Status Registers
 */
union cgxx_spux_bx_status {
	u64 u;
	struct cgxx_spux_bx_status_s {
		u64 lsync                            : 4;
		u64 reserved_4_10                    : 7;
		u64 pattst                           : 1;
		u64 alignd                           : 1;
		u64 reserved_13_63                   : 51;
	} s;
	/* struct cgxx_spux_bx_status_s cn; */
};

static inline u64 CGXX_SPUX_BX_STATUS(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_BX_STATUS(u64 a)
{
	return 0x10028 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu#_control1
 *
 * CGX SPU Control 1 Registers
 */
union cgxx_spux_control1 {
	u64 u;
	struct cgxx_spux_control1_s {
		u64 reserved_0_1                     : 2;
		u64 spd                              : 4;
		u64 spdsel0                          : 1;
		u64 reserved_7_10                    : 4;
		u64 lo_pwr                           : 1;
		u64 reserved_12                      : 1;
		u64 spdsel1                          : 1;
		u64 loopbck                          : 1;
		u64 reset                            : 1;
		u64 usxgmii_type                     : 3;
		u64 usxgmii_rate                     : 3;
		u64 disable_am                       : 1;
		u64 reserved_23_63                   : 41;
	} s;
	struct cgxx_spux_control1_cn96xxp1 {
		u64 reserved_0_1                     : 2;
		u64 spd                              : 4;
		u64 spdsel0                          : 1;
		u64 reserved_7_10                    : 4;
		u64 lo_pwr                           : 1;
		u64 reserved_12                      : 1;
		u64 spdsel1                          : 1;
		u64 loopbck                          : 1;
		u64 reset                            : 1;
		u64 usxgmii_type                     : 3;
		u64 usxgmii_rate                     : 3;
		u64 reserved_22_63                   : 42;
	} cn96xxp1;
	/* struct cgxx_spux_control1_s cn96xxp3; */
	/* struct cgxx_spux_control1_cn96xxp1 cnf95xxp1; */
	struct cgxx_spux_control1_cnf95xxp2 {
		u64 reserved_0_1                     : 2;
		u64 spd                              : 4;
		u64 spdsel0                          : 1;
		u64 reserved_7_10                    : 4;
		u64 lo_pwr                           : 1;
		u64 reserved_12                      : 1;
		u64 spdsel1                          : 1;
		u64 loopbck                          : 1;
		u64 reset                            : 1;
		u64 usxgmii_type                     : 3;
		u64 usxgmii_rate                     : 3;
		u64 reserved_22                      : 1;
		u64 reserved_23_63                   : 41;
	} cnf95xxp2;
};

static inline u64 CGXX_SPUX_CONTROL1(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_CONTROL1(u64 a)
{
	return 0x10000 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu#_control2
 *
 * CGX SPU Control 2 Registers
 */
union cgxx_spux_control2 {
	u64 u;
	struct cgxx_spux_control2_s {
		u64 pcs_type                         : 4;
		u64 reserved_4_63                    : 60;
	} s;
	/* struct cgxx_spux_control2_s cn; */
};

static inline u64 CGXX_SPUX_CONTROL2(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_CONTROL2(u64 a)
{
	return 0x10018 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu#_fec_abil
 *
 * CGX SPU Forward Error Correction Ability Registers
 */
union cgxx_spux_fec_abil {
	u64 u;
	struct cgxx_spux_fec_abil_s {
		u64 fec_abil                         : 1;
		u64 err_abil                         : 1;
		u64 reserved_2_63                    : 62;
	} s;
	/* struct cgxx_spux_fec_abil_s cn; */
};

static inline u64 CGXX_SPUX_FEC_ABIL(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_FEC_ABIL(u64 a)
{
	return 0x100d8 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu#_fec_control
 *
 * CGX SPU Forward Error Correction Control Registers
 */
union cgxx_spux_fec_control {
	u64 u;
	struct cgxx_spux_fec_control_s {
		u64 fec_en                           : 2;
		u64 err_en                           : 1;
		u64 fec_byp_ind_en                   : 1;
		u64 fec_byp_cor_en                   : 1;
		u64 reserved_5_63                    : 59;
	} s;
	/* struct cgxx_spux_fec_control_s cn; */
};

static inline u64 CGXX_SPUX_FEC_CONTROL(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_FEC_CONTROL(u64 a)
{
	return 0x100e0 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu#_fec_ln#_rsfec_err
 *
 * CGX SPU Reed-Solomon FEC Symbol Error Counter for FEC Lanes 0-3
 * Registers This register is valid only when Reed-Solomon FEC is
 * enabled. The symbol error counters are defined in 802.3 section
 * 91.6.11 (for 100G and extended to 50G) and 802.3by-2016 section
 * 108.6.9 (for 25G and extended to USXGMII). The counter is reset to all
 * zeros when the register is read, and held at all ones in case of
 * overflow.  The reset operation takes precedence over the increment
 * operation; if the register is read on the same clock cycle as an
 * increment operation, the counter is reset to all zeros and the
 * increment operation is lost. The counters are writable for test
 * purposes, rather than read-only as specified in IEEE 802.3.
 */
union cgxx_spux_fec_lnx_rsfec_err {
	u64 u;
	struct cgxx_spux_fec_lnx_rsfec_err_s {
		u64 symb_err_cnt                     : 32;
		u64 reserved_32_63                   : 32;
	} s;
	/* struct cgxx_spux_fec_lnx_rsfec_err_s cn; */
};

static inline u64 CGXX_SPUX_FEC_LNX_RSFEC_ERR(u64 a, u64 b)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_FEC_LNX_RSFEC_ERR(u64 a, u64 b)
{
	return 0x10900 + 0x40000 * a + 8 * b;
}

/**
 * Register (RSL) cgx#_spu#_int
 *
 * CGX SPU Interrupt Registers
 */
union cgxx_spux_int {
	u64 u;
	struct cgxx_spux_int_s {
		u64 rx_link_up                       : 1;
		u64 rx_link_down                     : 1;
		u64 err_blk                          : 1;
		u64 bitlckls                         : 1;
		u64 synlos                           : 1;
		u64 algnlos                          : 1;
		u64 dbg_sync                         : 1;
		u64 bip_err                          : 1;
		u64 fec_corr                         : 1;
		u64 fec_uncorr                       : 1;
		u64 an_page_rx                       : 1;
		u64 an_link_good                     : 1;
		u64 an_complete                      : 1;
		u64 training_done                    : 1;
		u64 training_failure                 : 1;
		u64 fec_align_status                 : 1;
		u64 rsfec_corr                       : 1;
		u64 rsfec_uncorr                     : 1;
		u64 hi_ser                           : 1;
		u64 usx_an_lnk_st                    : 1;
		u64 usx_an_cpt                       : 1;
		u64 reserved_21_63                   : 43;
	} s;
	/* struct cgxx_spux_int_s cn; */
};

static inline u64 CGXX_SPUX_INT(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_INT(u64 a)
{
	return 0x10220 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu#_int_ena_w1c
 *
 * CGX SPU Interrupt Enable Clear Registers This register clears
 * interrupt enable bits.
 */
union cgxx_spux_int_ena_w1c {
	u64 u;
	struct cgxx_spux_int_ena_w1c_s {
		u64 rx_link_up                       : 1;
		u64 rx_link_down                     : 1;
		u64 err_blk                          : 1;
		u64 bitlckls                         : 1;
		u64 synlos                           : 1;
		u64 algnlos                          : 1;
		u64 dbg_sync                         : 1;
		u64 bip_err                          : 1;
		u64 fec_corr                         : 1;
		u64 fec_uncorr                       : 1;
		u64 an_page_rx                       : 1;
		u64 an_link_good                     : 1;
		u64 an_complete                      : 1;
		u64 training_done                    : 1;
		u64 training_failure                 : 1;
		u64 fec_align_status                 : 1;
		u64 rsfec_corr                       : 1;
		u64 rsfec_uncorr                     : 1;
		u64 hi_ser                           : 1;
		u64 usx_an_lnk_st                    : 1;
		u64 usx_an_cpt                       : 1;
		u64 reserved_21_63                   : 43;
	} s;
	/* struct cgxx_spux_int_ena_w1c_s cn; */
};

static inline u64 CGXX_SPUX_INT_ENA_W1C(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_INT_ENA_W1C(u64 a)
{
	return 0x10230 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu#_int_ena_w1s
 *
 * CGX SPU Interrupt Enable Set Registers This register sets interrupt
 * enable bits.
 */
union cgxx_spux_int_ena_w1s {
	u64 u;
	struct cgxx_spux_int_ena_w1s_s {
		u64 rx_link_up                       : 1;
		u64 rx_link_down                     : 1;
		u64 err_blk                          : 1;
		u64 bitlckls                         : 1;
		u64 synlos                           : 1;
		u64 algnlos                          : 1;
		u64 dbg_sync                         : 1;
		u64 bip_err                          : 1;
		u64 fec_corr                         : 1;
		u64 fec_uncorr                       : 1;
		u64 an_page_rx                       : 1;
		u64 an_link_good                     : 1;
		u64 an_complete                      : 1;
		u64 training_done                    : 1;
		u64 training_failure                 : 1;
		u64 fec_align_status                 : 1;
		u64 rsfec_corr                       : 1;
		u64 rsfec_uncorr                     : 1;
		u64 hi_ser                           : 1;
		u64 usx_an_lnk_st                    : 1;
		u64 usx_an_cpt                       : 1;
		u64 reserved_21_63                   : 43;
	} s;
	/* struct cgxx_spux_int_ena_w1s_s cn; */
};

static inline u64 CGXX_SPUX_INT_ENA_W1S(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_INT_ENA_W1S(u64 a)
{
	return 0x10238 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu#_int_w1s
 *
 * CGX SPU Interrupt Set Registers This register sets interrupt bits.
 */
union cgxx_spux_int_w1s {
	u64 u;
	struct cgxx_spux_int_w1s_s {
		u64 rx_link_up                       : 1;
		u64 rx_link_down                     : 1;
		u64 err_blk                          : 1;
		u64 bitlckls                         : 1;
		u64 synlos                           : 1;
		u64 algnlos                          : 1;
		u64 dbg_sync                         : 1;
		u64 bip_err                          : 1;
		u64 fec_corr                         : 1;
		u64 fec_uncorr                       : 1;
		u64 an_page_rx                       : 1;
		u64 an_link_good                     : 1;
		u64 an_complete                      : 1;
		u64 training_done                    : 1;
		u64 training_failure                 : 1;
		u64 fec_align_status                 : 1;
		u64 rsfec_corr                       : 1;
		u64 rsfec_uncorr                     : 1;
		u64 hi_ser                           : 1;
		u64 usx_an_lnk_st                    : 1;
		u64 usx_an_cpt                       : 1;
		u64 reserved_21_63                   : 43;
	} s;
	/* struct cgxx_spux_int_w1s_s cn; */
};

static inline u64 CGXX_SPUX_INT_W1S(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_INT_W1S(u64 a)
{
	return 0x10228 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu#_ln#_br_bip_err_cnt
 *
 * CGX SPU 40,50,100GBASE-R BIP Error-Counter Registers This register
 * implements the IEEE 802.3 BIP error-counter registers for PCS lanes
 * 0-19 (3.200-3.203). It is valid only when the LPCS type is 40GBASE-R,
 * 50GBASE-R, 100GBASE-R, (CGX()_CMR()_CONFIG[LMAC_TYPE]), and always
 * returns 0x0 for all other LPCS types. The counters are indexed by the
 * RX PCS lane number based on the alignment marker detected on each lane
 * and captured in CGX()_SPU()_BR_LANE_MAP(). Each counter counts the BIP
 * errors for its PCS lane, and is held at all ones in case of overflow.
 * The counters are reset to all zeros when this register is read by
 * software.  The reset operation takes precedence over the increment
 * operation; if the register is read on the same clock cycle as an
 * increment operation, the counter is reset to all zeros and the
 * increment operation is lost. The counters are writable for test
 * purposes, rather than read-only as specified in IEEE 802.3.
 */
union cgxx_spux_lnx_br_bip_err_cnt {
	u64 u;
	struct cgxx_spux_lnx_br_bip_err_cnt_s {
		u64 bip_err_cnt                      : 16;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct cgxx_spux_lnx_br_bip_err_cnt_s cn; */
};

static inline u64 CGXX_SPUX_LNX_BR_BIP_ERR_CNT(u64 a, u64 b)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_LNX_BR_BIP_ERR_CNT(u64 a, u64 b)
{
	return 0x10500 + 0x40000 * a + 8 * b;
}

/**
 * Register (RSL) cgx#_spu#_ln#_fec_corr_blks
 *
 * CGX SPU FEC Corrected-Blocks Counters 0-19 Registers This register is
 * valid only when the LPCS type is BASE-R
 * (CGX()_CMR()_CONFIG[LMAC_TYPE]) and applies to BASE-R FEC and Reed-
 * Solomon FEC (RS-FEC). When BASE-R FEC is enabled, the FEC corrected-
 * block counters are defined in IEEE 802.3 section 74.8.4.1. Each
 * corrected-blocks counter increments by one for a corrected FEC block,
 * i.e. an FEC block that has been received with invalid parity on the
 * associated PCS lane and has been corrected by the FEC decoder. The
 * counter is reset to all zeros when the register is read, and held at
 * all ones in case of overflow.  The reset operation takes precedence
 * over the increment operation; if the register is read on the same
 * clock cycle as an increment operation, the counter is reset to all
 * zeros and the increment operation is lost. The counters are writable
 * for test purposes, rather than read-only as specified in IEEE 802.3.
 */
union cgxx_spux_lnx_fec_corr_blks {
	u64 u;
	struct cgxx_spux_lnx_fec_corr_blks_s {
		u64 ln_corr_blks                     : 32;
		u64 reserved_32_63                   : 32;
	} s;
	/* struct cgxx_spux_lnx_fec_corr_blks_s cn; */
};

static inline u64 CGXX_SPUX_LNX_FEC_CORR_BLKS(u64 a, u64 b)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_LNX_FEC_CORR_BLKS(u64 a, u64 b)
{
	return 0x10700 + 0x40000 * a + 8 * b;
}

/**
 * Register (RSL) cgx#_spu#_ln#_fec_uncorr_blks
 *
 * CGX SPU FEC Uncorrected-Blocks Counters 0-19 Registers This register
 * is valid only when the LPCS type is BASE-R
 * (CGX()_CMR()_CONFIG[LMAC_TYPE]) and applies to BASE-R FEC and Reed-
 * Solomon FEC (RS-FEC). When BASE-R FEC is enabled, the FEC corrected-
 * block counters are defined in IEEE 802.3 section 74.8.4.2. Each
 * uncorrected-blocks counter increments by one for an uncorrected FEC
 * block, i.e. an FEC block that has been received with invalid parity on
 * the associated PCS lane and has not been corrected by the FEC decoder.
 * The counter is reset to all zeros when the register is read, and held
 * at all ones in case of overflow.  The reset operation takes precedence
 * over the increment operation; if the register is read on the same
 * clock cycle as an increment operation, the counter is reset to all
 * zeros and the increment operation is lost. The counters are writable
 * for test purposes, rather than read-only as specified in IEEE 802.3.
 */
union cgxx_spux_lnx_fec_uncorr_blks {
	u64 u;
	struct cgxx_spux_lnx_fec_uncorr_blks_s {
		u64 ln_uncorr_blks                   : 32;
		u64 reserved_32_63                   : 32;
	} s;
	/* struct cgxx_spux_lnx_fec_uncorr_blks_s cn; */
};

static inline u64 CGXX_SPUX_LNX_FEC_UNCORR_BLKS(u64 a, u64 b)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_LNX_FEC_UNCORR_BLKS(u64 a, u64 b)
{
	return 0x10800 + 0x40000 * a + 8 * b;
}

/**
 * Register (RSL) cgx#_spu#_lpcs_states
 *
 * CGX SPU BASE-X Transmit/Receive States Registers
 */
union cgxx_spux_lpcs_states {
	u64 u;
	struct cgxx_spux_lpcs_states_s {
		u64 deskew_sm                        : 3;
		u64 reserved_3                       : 1;
		u64 deskew_am_found                  : 20;
		u64 bx_rx_sm                         : 2;
		u64 reserved_26_27                   : 2;
		u64 br_rx_sm                         : 3;
		u64 reserved_31_63                   : 33;
	} s;
	/* struct cgxx_spux_lpcs_states_s cn; */
};

static inline u64 CGXX_SPUX_LPCS_STATES(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_LPCS_STATES(u64 a)
{
	return 0x10208 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu#_misc_control
 *
 * CGX SPU Miscellaneous Control Registers "* RX logical PCS lane
 * polarity vector \<3:0\> = [XOR_RXPLRT]\<3:0\> ^ {4{[RXPLRT]}}. * TX
 * logical PCS lane polarity vector \<3:0\> = [XOR_TXPLRT]\<3:0\> ^
 * {4{[TXPLRT]}}.  In short, keep [RXPLRT] and [TXPLRT] cleared, and use
 * [XOR_RXPLRT] and [XOR_TXPLRT] fields to define the polarity per
 * logical PCS lane. Only bit 0 of vector is used for 10GBASE-R, and only
 * bits 1:0 of vector are used for RXAUI."
 */
union cgxx_spux_misc_control {
	u64 u;
	struct cgxx_spux_misc_control_s {
		u64 txplrt                           : 1;
		u64 rxplrt                           : 1;
		u64 xor_txplrt                       : 4;
		u64 xor_rxplrt                       : 4;
		u64 intlv_rdisp                      : 1;
		u64 skip_after_term                  : 1;
		u64 rx_packet_dis                    : 1;
		u64 rx_edet_signal_ok                : 1;
		u64 reserved_14_63                   : 50;
	} s;
	/* struct cgxx_spux_misc_control_s cn; */
};

static inline u64 CGXX_SPUX_MISC_CONTROL(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_MISC_CONTROL(u64 a)
{
	return 0x10218 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu#_rsfec_corr
 *
 * CGX SPU Reed-Solomon FEC Corrected Codeword Counter Register This
 * register implements the IEEE 802.3 RS-FEC corrected codewords counter
 * described in 802.3 section 91.6.8 (for 100G and extended to 50G) and
 * 802.3by-2016 section 108.6.7 (for 25G and extended to USXGMII).
 */
union cgxx_spux_rsfec_corr {
	u64 u;
	struct cgxx_spux_rsfec_corr_s {
		u64 cw_cnt                           : 32;
		u64 reserved_32_63                   : 32;
	} s;
	/* struct cgxx_spux_rsfec_corr_s cn; */
};

static inline u64 CGXX_SPUX_RSFEC_CORR(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_RSFEC_CORR(u64 a)
{
	return 0x10088 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu#_rsfec_status
 *
 * CGX SPU Reed-Solomon FEC Status Registers This register implements the
 * IEEE 802.3 RS-FEC status and lane mapping registers as described in
 * 802.3 section 91.6 (for 100G and extended to 50G) and 802.3by-2016
 * section 108-6 (for 25G and extended to USXGMII).
 */
union cgxx_spux_rsfec_status {
	u64 u;
	struct cgxx_spux_rsfec_status_s {
		u64 fec_lane_mapping                 : 8;
		u64 fec_align_status                 : 1;
		u64 amps_lock                        : 4;
		u64 hi_ser                           : 1;
		u64 fec_byp_ind_abil                 : 1;
		u64 fec_byp_cor_abil                 : 1;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct cgxx_spux_rsfec_status_s cn; */
};

static inline u64 CGXX_SPUX_RSFEC_STATUS(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_RSFEC_STATUS(u64 a)
{
	return 0x10080 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu#_rsfec_uncorr
 *
 * CGX SPU Reed-Solomon FEC Uncorrected Codeword Counter Register This
 * register implements the IEEE 802.3 RS-FEC uncorrected codewords
 * counter described in 802.3 section 91.6.9 (for 100G and extended to
 * 50G) and 802.3by-2016 section 108.6.8 (for 25G and extended to
 * USXGMII).
 */
union cgxx_spux_rsfec_uncorr {
	u64 u;
	struct cgxx_spux_rsfec_uncorr_s {
		u64 cw_cnt                           : 32;
		u64 reserved_32_63                   : 32;
	} s;
	/* struct cgxx_spux_rsfec_uncorr_s cn; */
};

static inline u64 CGXX_SPUX_RSFEC_UNCORR(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_RSFEC_UNCORR(u64 a)
{
	return 0x10090 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu#_rx_eee_wake
 *
 * INTERNAL: CGX SPU  RX EEE Wake Error Counter  Registers  Reserved.
 * Internal: A counter that is incremented each time that the LPI receive
 * state diagram enters the RX_WTF state indicating that a wake time
 * fault has been detected.
 */
union cgxx_spux_rx_eee_wake {
	u64 u;
	struct cgxx_spux_rx_eee_wake_s {
		u64 wtf_error_counter                : 16;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct cgxx_spux_rx_eee_wake_s cn; */
};

static inline u64 CGXX_SPUX_RX_EEE_WAKE(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_RX_EEE_WAKE(u64 a)
{
	return 0x103e0 + 8 * a;
}

/**
 * Register (RSL) cgx#_spu#_rx_lpi_timing
 *
 * INTERNAL: CGX SPU RX EEE LPI Timing Parameters Registers  Reserved.
 * Internal: This register specifies receiver LPI timing parameters Tqr,
 * Twr and Twtf.
 */
union cgxx_spux_rx_lpi_timing {
	u64 u;
	struct cgxx_spux_rx_lpi_timing_s {
		u64 twtf                             : 20;
		u64 twr                              : 20;
		u64 tqr                              : 20;
		u64 reserved_60_61                   : 2;
		u64 rx_lpi_fw                        : 1;
		u64 rx_lpi_en                        : 1;
	} s;
	/* struct cgxx_spux_rx_lpi_timing_s cn; */
};

static inline u64 CGXX_SPUX_RX_LPI_TIMING(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_RX_LPI_TIMING(u64 a)
{
	return 0x103c0 + 8 * a;
}

/**
 * Register (RSL) cgx#_spu#_rx_lpi_timing2
 *
 * INTERNAL: CGX SPU RX EEE LPI Timing2 Parameters Registers  Reserved.
 * Internal: This register specifies receiver LPI timing parameters
 * hold_off_timer.
 */
union cgxx_spux_rx_lpi_timing2 {
	u64 u;
	struct cgxx_spux_rx_lpi_timing2_s {
		u64 hold_off_timer                   : 20;
		u64 reserved_20_63                   : 44;
	} s;
	/* struct cgxx_spux_rx_lpi_timing2_s cn; */
};

static inline u64 CGXX_SPUX_RX_LPI_TIMING2(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_RX_LPI_TIMING2(u64 a)
{
	return 0x10420 + 8 * a;
}

/**
 * Register (RSL) cgx#_spu#_rx_mrk_cnt
 *
 * CGX SPU Receiver Marker Interval Count Control Registers
 */
union cgxx_spux_rx_mrk_cnt {
	u64 u;
	struct cgxx_spux_rx_mrk_cnt_s {
		u64 mrk_cnt                          : 20;
		u64 reserved_20_43                   : 24;
		u64 by_mrk_100g                      : 1;
		u64 reserved_45_47                   : 3;
		u64 ram_mrk_cnt                      : 8;
		u64 reserved_56_63                   : 8;
	} s;
	/* struct cgxx_spux_rx_mrk_cnt_s cn; */
};

static inline u64 CGXX_SPUX_RX_MRK_CNT(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_RX_MRK_CNT(u64 a)
{
	return 0x103a0 + 8 * a;
}

/**
 * Register (RSL) cgx#_spu#_spd_abil
 *
 * CGX SPU PCS Speed Ability Registers
 */
union cgxx_spux_spd_abil {
	u64 u;
	struct cgxx_spux_spd_abil_s {
		u64 tengb                            : 1;
		u64 tenpasst                         : 1;
		u64 usxgmii                          : 1;
		u64 twentyfivegb                     : 1;
		u64 fortygb                          : 1;
		u64 fiftygb                          : 1;
		u64 hundredgb                        : 1;
		u64 reserved_7_63                    : 57;
	} s;
	/* struct cgxx_spux_spd_abil_s cn; */
};

static inline u64 CGXX_SPUX_SPD_ABIL(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_SPD_ABIL(u64 a)
{
	return 0x10010 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu#_status1
 *
 * CGX SPU Status 1 Registers
 */
union cgxx_spux_status1 {
	u64 u;
	struct cgxx_spux_status1_s {
		u64 reserved_0                       : 1;
		u64 lpable                           : 1;
		u64 rcv_lnk                          : 1;
		u64 reserved_3_6                     : 4;
		u64 flt                              : 1;
		u64 rx_lpi_indication                : 1;
		u64 tx_lpi_indication                : 1;
		u64 rx_lpi_received                  : 1;
		u64 tx_lpi_received                  : 1;
		u64 reserved_12_63                   : 52;
	} s;
	/* struct cgxx_spux_status1_s cn; */
};

static inline u64 CGXX_SPUX_STATUS1(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_STATUS1(u64 a)
{
	return 0x10008 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu#_status2
 *
 * CGX SPU Status 2 Registers
 */
union cgxx_spux_status2 {
	u64 u;
	struct cgxx_spux_status2_s {
		u64 tengb_r                          : 1;
		u64 tengb_x                          : 1;
		u64 tengb_w                          : 1;
		u64 tengb_t                          : 1;
		u64 usxgmii_r                        : 1;
		u64 twentyfivegb_r                   : 1;
		u64 fortygb_r                        : 1;
		u64 fiftygb_r                        : 1;
		u64 hundredgb_r                      : 1;
		u64 reserved_9                       : 1;
		u64 rcvflt                           : 1;
		u64 xmtflt                           : 1;
		u64 reserved_12_13                   : 2;
		u64 dev                              : 2;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct cgxx_spux_status2_s cn; */
};

static inline u64 CGXX_SPUX_STATUS2(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_STATUS2(u64 a)
{
	return 0x10020 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu#_tx_lpi_timing
 *
 * INTERNAL: CGX SPU TX EEE LPI Timing Parameters Registers  Reserved.
 * Internal: Transmit LPI timing parameters Tsl, Tql and Tul
 */
union cgxx_spux_tx_lpi_timing {
	u64 u;
	struct cgxx_spux_tx_lpi_timing_s {
		u64 tql                              : 19;
		u64 reserved_19_31                   : 13;
		u64 tul                              : 12;
		u64 reserved_44_47                   : 4;
		u64 tsl                              : 12;
		u64 reserved_60                      : 1;
		u64 tx_lpi_ignore_twl                : 1;
		u64 tx_lpi_fw                        : 1;
		u64 tx_lpi_en                        : 1;
	} s;
	/* struct cgxx_spux_tx_lpi_timing_s cn; */
};

static inline u64 CGXX_SPUX_TX_LPI_TIMING(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_TX_LPI_TIMING(u64 a)
{
	return 0x10400 + 8 * a;
}

/**
 * Register (RSL) cgx#_spu#_tx_lpi_timing2
 *
 * INTERNAL: CGX SPU TX EEE LPI Timing2 Parameters Registers  Reserved.
 * Internal: This register specifies transmit LPI timer parameters.
 */
union cgxx_spux_tx_lpi_timing2 {
	u64 u;
	struct cgxx_spux_tx_lpi_timing2_s {
		u64 t1u                              : 8;
		u64 reserved_8_11                    : 4;
		u64 twl                              : 12;
		u64 reserved_24_31                   : 8;
		u64 twl2                             : 12;
		u64 reserved_44_47                   : 4;
		u64 tbyp                             : 12;
		u64 reserved_60_63                   : 4;
	} s;
	/* struct cgxx_spux_tx_lpi_timing2_s cn; */
};

static inline u64 CGXX_SPUX_TX_LPI_TIMING2(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_TX_LPI_TIMING2(u64 a)
{
	return 0x10440 + 8 * a;
}

/**
 * Register (RSL) cgx#_spu#_tx_mrk_cnt
 *
 * CGX SPU Transmitter Marker Interval Count Control Registers
 */
union cgxx_spux_tx_mrk_cnt {
	u64 u;
	struct cgxx_spux_tx_mrk_cnt_s {
		u64 mrk_cnt                          : 20;
		u64 reserved_20_43                   : 24;
		u64 by_mrk_100g                      : 1;
		u64 reserved_45_47                   : 3;
		u64 ram_mrk_cnt                      : 8;
		u64 reserved_56_63                   : 8;
	} s;
	/* struct cgxx_spux_tx_mrk_cnt_s cn; */
};

static inline u64 CGXX_SPUX_TX_MRK_CNT(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_TX_MRK_CNT(u64 a)
{
	return 0x10380 + 8 * a;
}

/**
 * Register (RSL) cgx#_spu#_usx_an_adv
 *
 * CGX SPU USXGMII Autonegotiation Advertisement Registers Software
 * programs this register with the contents of the AN-link code word base
 * page to be transmitted during autonegotiation. Any write operations to
 * this register prior to completion of autonegotiation should be
 * followed by a renegotiation in order for the new values to take
 * effect. Once autonegotiation has completed, software can examine this
 * register along with CGX()_SPU()_USX_AN_ADV to determine the highest
 * common denominator technology. The format for this register is from
 * USXGMII Multiport specification section 1.1.2 Table 2.
 */
union cgxx_spux_usx_an_adv {
	u64 u;
	struct cgxx_spux_usx_an_adv_s {
		u64 set                              : 1;
		u64 reserved_1_6                     : 6;
		u64 eee_clk_stop_abil                : 1;
		u64 eee_abil                         : 1;
		u64 spd                              : 3;
		u64 dplx                             : 1;
		u64 reserved_13_14                   : 2;
		u64 lnk_st                           : 1;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct cgxx_spux_usx_an_adv_s cn; */
};

static inline u64 CGXX_SPUX_USX_AN_ADV(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_USX_AN_ADV(u64 a)
{
	return 0x101d0 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu#_usx_an_control
 *
 * CGX SPU USXGMII Autonegotiation Control Register
 */
union cgxx_spux_usx_an_control {
	u64 u;
	struct cgxx_spux_usx_an_control_s {
		u64 reserved_0_8                     : 9;
		u64 rst_an                           : 1;
		u64 reserved_10_11                   : 2;
		u64 an_en                            : 1;
		u64 reserved_13_14                   : 2;
		u64 an_reset                         : 1;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct cgxx_spux_usx_an_control_s cn; */
};

static inline u64 CGXX_SPUX_USX_AN_CONTROL(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_USX_AN_CONTROL(u64 a)
{
	return 0x101c0 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu#_usx_an_expansion
 *
 * CGX SPU USXGMII Autonegotiation Expansion Register This register is
 * only used to signal page reception.
 */
union cgxx_spux_usx_an_expansion {
	u64 u;
	struct cgxx_spux_usx_an_expansion_s {
		u64 reserved_0                       : 1;
		u64 an_page_received                 : 1;
		u64 next_page_able                   : 1;
		u64 reserved_3_63                    : 61;
	} s;
	/* struct cgxx_spux_usx_an_expansion_s cn; */
};

static inline u64 CGXX_SPUX_USX_AN_EXPANSION(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_USX_AN_EXPANSION(u64 a)
{
	return 0x101e0 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu#_usx_an_flow_ctrl
 *
 * CGX SPU USXGMII Flow Control Registers This register is used by
 * software to affect USXGMII AN hardware behavior.
 */
union cgxx_spux_usx_an_flow_ctrl {
	u64 u;
	struct cgxx_spux_usx_an_flow_ctrl_s {
		u64 start_idle_detect                : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct cgxx_spux_usx_an_flow_ctrl_s cn; */
};

static inline u64 CGXX_SPUX_USX_AN_FLOW_CTRL(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_USX_AN_FLOW_CTRL(u64 a)
{
	return 0x101e8 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu#_usx_an_link_timer
 *
 * CGX SPU USXGMII Link Timer Registers This is the link timer register.
 */
union cgxx_spux_usx_an_link_timer {
	u64 u;
	struct cgxx_spux_usx_an_link_timer_s {
		u64 count                            : 16;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct cgxx_spux_usx_an_link_timer_s cn; */
};

static inline u64 CGXX_SPUX_USX_AN_LINK_TIMER(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_USX_AN_LINK_TIMER(u64 a)
{
	return 0x101f0 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu#_usx_an_lp_abil
 *
 * CGX SPU USXGMII Autonegotiation Link-Partner Advertisement Registers
 * This register captures the contents of the latest AN link code word
 * base page received from the link partner during autonegotiation. This
 * is register 5 per IEEE 802.3, Clause 37.
 * CGX()_SPU()_USX_AN_EXPANSION[AN_PAGE_RECEIVED] is set when this
 * register is updated by hardware.
 */
union cgxx_spux_usx_an_lp_abil {
	u64 u;
	struct cgxx_spux_usx_an_lp_abil_s {
		u64 set                              : 1;
		u64 reserved_1_6                     : 6;
		u64 eee_clk_stop_abil                : 1;
		u64 eee_abil                         : 1;
		u64 spd                              : 3;
		u64 dplx                             : 1;
		u64 reserved_13_14                   : 2;
		u64 lnk_st                           : 1;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct cgxx_spux_usx_an_lp_abil_s cn; */
};

static inline u64 CGXX_SPUX_USX_AN_LP_ABIL(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_USX_AN_LP_ABIL(u64 a)
{
	return 0x101d8 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu#_usx_an_status
 *
 * CGX SPU USXGMII Autonegotiation Status Register
 */
union cgxx_spux_usx_an_status {
	u64 u;
	struct cgxx_spux_usx_an_status_s {
		u64 extnd                            : 1;
		u64 reserved_1                       : 1;
		u64 lnk_st                           : 1;
		u64 an_abil                          : 1;
		u64 rmt_flt                          : 1;
		u64 an_cpt                           : 1;
		u64 reserved_6_63                    : 58;
	} s;
	/* struct cgxx_spux_usx_an_status_s cn; */
};

static inline u64 CGXX_SPUX_USX_AN_STATUS(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPUX_USX_AN_STATUS(u64 a)
{
	return 0x101c8 + 0x40000 * a;
}

/**
 * Register (RSL) cgx#_spu_dbg_control
 *
 * CGX SPU Debug Control Registers
 */
union cgxx_spu_dbg_control {
	u64 u;
	struct cgxx_spu_dbg_control_s {
		u64 marker_rxp                       : 15;
		u64 reserved_15                      : 1;
		u64 scramble_dis                     : 1;
		u64 reserved_17_18                   : 2;
		u64 br_pmd_train_soft_en             : 1;
		u64 reserved_20_27                   : 8;
		u64 timestamp_norm_dis               : 1;
		u64 an_nonce_match_dis               : 1;
		u64 br_ber_mon_dis                   : 1;
		u64 rf_cw_mon_erly_restart_dis       : 1;
		u64 us_clk_period                    : 12;
		u64 ms_clk_period                    : 12;
		u64 reserved_56_63                   : 8;
	} s;
	struct cgxx_spu_dbg_control_cn96xxp1 {
		u64 marker_rxp                       : 15;
		u64 reserved_15                      : 1;
		u64 scramble_dis                     : 1;
		u64 reserved_17_18                   : 2;
		u64 br_pmd_train_soft_en             : 1;
		u64 reserved_20_27                   : 8;
		u64 timestamp_norm_dis               : 1;
		u64 an_nonce_match_dis               : 1;
		u64 br_ber_mon_dis                   : 1;
		u64 reserved_31                      : 1;
		u64 us_clk_period                    : 12;
		u64 ms_clk_period                    : 12;
		u64 reserved_56_63                   : 8;
	} cn96xxp1;
	/* struct cgxx_spu_dbg_control_s cn96xxp3; */
	/* struct cgxx_spu_dbg_control_cn96xxp1 cnf95xxp1; */
	/* struct cgxx_spu_dbg_control_s cnf95xxp2; */
};

static inline u64 CGXX_SPU_DBG_CONTROL(void)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPU_DBG_CONTROL(void)
{
	return 0x10300;
}

/**
 * Register (RSL) cgx#_spu_sds#_skew_status
 *
 * CGX SPU SerDes Lane Skew Status Registers This register provides
 * SerDes lane skew status. One register per physical SerDes lane.
 */
union cgxx_spu_sdsx_skew_status {
	u64 u;
	struct cgxx_spu_sdsx_skew_status_s {
		u64 skew_status                      : 32;
		u64 reserved_32_63                   : 32;
	} s;
	/* struct cgxx_spu_sdsx_skew_status_s cn; */
};

static inline u64 CGXX_SPU_SDSX_SKEW_STATUS(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPU_SDSX_SKEW_STATUS(u64 a)
{
	return 0x10340 + 8 * a;
}

/**
 * Register (RSL) cgx#_spu_sds#_states
 *
 * CGX SPU SerDes States Registers This register provides SerDes lane
 * states. One register per physical SerDes lane.
 */
union cgxx_spu_sdsx_states {
	u64 u;
	struct cgxx_spu_sdsx_states_s {
		u64 bx_sync_sm                       : 4;
		u64 br_sh_cnt                        : 11;
		u64 br_block_lock                    : 1;
		u64 br_sh_invld_cnt                  : 7;
		u64 reserved_23                      : 1;
		u64 fec_sync_cnt                     : 4;
		u64 fec_block_sync                   : 1;
		u64 reserved_29                      : 1;
		u64 an_rx_sm                         : 2;
		u64 an_arb_sm                        : 3;
		u64 reserved_35                      : 1;
		u64 train_lock_bad_markers           : 3;
		u64 train_lock_found_1st_marker      : 1;
		u64 train_frame_lock                 : 1;
		u64 train_code_viol                  : 1;
		u64 train_sm                         : 3;
		u64 reserved_45_47                   : 3;
		u64 am_lock_sm                       : 2;
		u64 am_lock_invld_cnt                : 2;
		u64 reserved_52_63                   : 12;
	} s;
	/* struct cgxx_spu_sdsx_states_s cn; */
};

static inline u64 CGXX_SPU_SDSX_STATES(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPU_SDSX_STATES(u64 a)
{
	return 0x10360 + 8 * a;
}

/**
 * Register (RSL) cgx#_spu_usxgmii_control
 *
 * CGX SPU Common USXGMII Control Register This register is the common
 * control register that enables USXGMII Mode. The fields in this
 * register are preserved across any LMAC soft-resets. For an LMAC in
 * soft- reset state in USXGMII mode, the CGX will transmit Remote Fault
 * BASE-R blocks.
 */
union cgxx_spu_usxgmii_control {
	u64 u;
	struct cgxx_spu_usxgmii_control_s {
		u64 enable                           : 1;
		u64 usxgmii_type                     : 3;
		u64 sds_id                           : 2;
		u64 reserved_6_63                    : 58;
	} s;
	/* struct cgxx_spu_usxgmii_control_s cn; */
};

static inline u64 CGXX_SPU_USXGMII_CONTROL(void)
	__attribute__ ((pure, always_inline));
static inline u64 CGXX_SPU_USXGMII_CONTROL(void)
{
	return 0x10920;
}

#endif /* __CSRS_CGX_H__ */