~funderscore blog cgit wiki get in touch
aboutsummaryrefslogtreecommitdiff
blob: 15ff66ace6a5af50a765264a405c98cb4e1b0546 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
/* SPDX-License-Identifier: GPL-2.0 */
/*
 * Copyright (C) 2020 MediaTek Inc.
 *
 * Author:  Weijie Gao <weijie.gao@mediatek.com>
 */

#ifndef _MTMIPS_DDR_H_
#define _MTMIPS_DDR_H_

#include <linux/io.h>
#include <linux/types.h>

enum mc_dram_size {
	DRAM_8MB,
	DRAM_16MB,
	DRAM_32MB,
	DRAM_64MB,
	DRAM_128MB,
	DRAM_256MB,

	__DRAM_SZ_MAX
};

struct mc_ddr_cfg {
	u32 cfg0;
	u32 cfg1;
	u32 cfg2;
	u32 cfg3;
	u32 cfg4;
};

typedef void (*mc_reset_t)(int assert);

struct mc_ddr_init_param {
	void __iomem *memc;

	u32 sdr_cfg0;
	u32 sdr_cfg1;

	u32 dq_dly;
	u32 dqs_dly;

	const struct mc_ddr_cfg *cfgs;
	mc_reset_t mc_reset;

	u32 memsize;
	u32 bus_width;
};

void sdr_init(struct mc_ddr_init_param *param);
void ddr1_init(struct mc_ddr_init_param *param);
void ddr2_init(struct mc_ddr_init_param *param);
void ddr_calibrate(void __iomem *memc, u32 memsize, u32 bw);

#endif /* _MTMIPS_DDR_H_ */