blob: 680989463bd863ca54f38f3427f3822ecb158cbb (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
1387
1388
1389
1390
1391
1392
1393
1394
1395
1396
1397
1398
1399
1400
1401
1402
1403
1404
1405
1406
1407
1408
1409
1410
1411
1412
1413
1414
1415
1416
1417
1418
1419
1420
1421
1422
1423
1424
1425
1426
1427
1428
1429
1430
1431
1432
1433
1434
1435
1436
1437
1438
1439
1440
1441
1442
1443
1444
1445
1446
1447
1448
1449
1450
1451
1452
1453
1454
1455
1456
1457
1458
1459
1460
|
/* SPDX-License-Identifier: GPL-2.0 */
/*
* Copyright (C) 2020 Marvell International Ltd.
*
* Configuration and status register (CSR) type definitions for
* Octeon dpi.
*/
#ifndef __CVMX_DPI_DEFS_H__
#define __CVMX_DPI_DEFS_H__
#define CVMX_DPI_BIST_STATUS (0x0001DF0000000000ull)
#define CVMX_DPI_CTL (0x0001DF0000000040ull)
#define CVMX_DPI_DMAX_COUNTS(offset) (0x0001DF0000000300ull + ((offset) & 7) * 8)
#define CVMX_DPI_DMAX_DBELL(offset) (0x0001DF0000000200ull + ((offset) & 7) * 8)
#define CVMX_DPI_DMAX_ERR_RSP_STATUS(offset) (0x0001DF0000000A80ull + ((offset) & 7) * 8)
#define CVMX_DPI_DMAX_IBUFF_SADDR(offset) (0x0001DF0000000280ull + ((offset) & 7) * 8)
#define CVMX_DPI_DMAX_IFLIGHT(offset) (0x0001DF0000000A00ull + ((offset) & 7) * 8)
#define CVMX_DPI_DMAX_NADDR(offset) (0x0001DF0000000380ull + ((offset) & 7) * 8)
#define CVMX_DPI_DMAX_REQBNK0(offset) (0x0001DF0000000400ull + ((offset) & 7) * 8)
#define CVMX_DPI_DMAX_REQBNK1(offset) (0x0001DF0000000480ull + ((offset) & 7) * 8)
#define CVMX_DPI_DMAX_REQQ_CTL(offset) (0x0001DF0000000180ull + ((offset) & 7) * 8)
#define CVMX_DPI_DMA_CONTROL (0x0001DF0000000048ull)
#define CVMX_DPI_DMA_ENGX_EN(offset) (0x0001DF0000000080ull + ((offset) & 7) * 8)
static inline u64 CVMX_DPI_DMA_PPX_CNT(unsigned long offset)
{
switch (cvmx_get_octeon_family()) {
case OCTEON_CN70XX & OCTEON_FAMILY_MASK:
case OCTEON_CNF71XX & OCTEON_FAMILY_MASK:
case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
return 0x0001DF0000000B00ull + (offset) * 8;
case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
return 0x0001DF0000000B00ull + (offset) * 8;
case OCTEON_CNF75XX & OCTEON_FAMILY_MASK:
case OCTEON_CN73XX & OCTEON_FAMILY_MASK:
return 0x0001DF0000000C00ull + (offset) * 8;
case OCTEON_CN78XX & OCTEON_FAMILY_MASK:
if (OCTEON_IS_MODEL(OCTEON_CN78XX_PASS1_X))
return 0x0001DF0000000C00ull + (offset) * 8;
if (OCTEON_IS_MODEL(OCTEON_CN78XX))
return 0x0001DF0000000C00ull + (offset) * 8;
}
return 0x0001DF0000000C00ull + (offset) * 8;
}
#define CVMX_DPI_DMA_PP_INT (0x0001DF0000000038ull)
#define CVMX_DPI_ECC_CTL (0x0001DF0000000018ull)
#define CVMX_DPI_ECC_INT (0x0001DF0000000020ull)
#define CVMX_DPI_ENGX_BUF(offset) (0x0001DF0000000880ull + ((offset) & 7) * 8)
#define CVMX_DPI_INFO_REG (0x0001DF0000000980ull)
#define CVMX_DPI_INT_EN (0x0001DF0000000010ull)
#define CVMX_DPI_INT_REG (0x0001DF0000000008ull)
#define CVMX_DPI_NCBX_CFG(offset) (0x0001DF0000000800ull)
#define CVMX_DPI_NCB_CTL (0x0001DF0000000028ull)
#define CVMX_DPI_PINT_INFO (0x0001DF0000000830ull)
#define CVMX_DPI_PKT_ERR_RSP (0x0001DF0000000078ull)
#define CVMX_DPI_REQ_ERR_RSP (0x0001DF0000000058ull)
#define CVMX_DPI_REQ_ERR_RSP_EN (0x0001DF0000000068ull)
#define CVMX_DPI_REQ_ERR_RST (0x0001DF0000000060ull)
#define CVMX_DPI_REQ_ERR_RST_EN (0x0001DF0000000070ull)
#define CVMX_DPI_REQ_ERR_SKIP_COMP (0x0001DF0000000838ull)
#define CVMX_DPI_REQ_GBL_EN (0x0001DF0000000050ull)
#define CVMX_DPI_SLI_PRTX_CFG(offset) (0x0001DF0000000900ull + ((offset) & 3) * 8)
static inline u64 CVMX_DPI_SLI_PRTX_ERR(unsigned long offset)
{
switch (cvmx_get_octeon_family()) {
case OCTEON_CNF75XX & OCTEON_FAMILY_MASK:
case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
case OCTEON_CN73XX & OCTEON_FAMILY_MASK:
case OCTEON_CN78XX & OCTEON_FAMILY_MASK:
if (OCTEON_IS_MODEL(OCTEON_CN78XX_PASS1_X))
return 0x0001DF0000000920ull + (offset) * 8;
if (OCTEON_IS_MODEL(OCTEON_CN78XX))
return 0x0001DF0000000920ull + (offset) * 8;
return 0x0001DF0000000920ull + (offset) * 8;
case OCTEON_CNF71XX & OCTEON_FAMILY_MASK:
case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
if (OCTEON_IS_MODEL(OCTEON_CN68XX_PASS1))
return 0x0001DF0000000928ull + (offset) * 8;
if (OCTEON_IS_MODEL(OCTEON_CN68XX_PASS2))
return 0x0001DF0000000920ull + (offset) * 8;
return 0x0001DF0000000920ull + (offset) * 8;
case OCTEON_CN70XX & OCTEON_FAMILY_MASK:
return 0x0001DF0000000920ull + (offset) * 8;
case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
return 0x0001DF0000000928ull + (offset) * 8;
}
return 0x0001DF0000000920ull + (offset) * 8;
}
#define CVMX_DPI_SLI_PRTX_ERR_INFO(offset) (0x0001DF0000000940ull + ((offset) & 3) * 8)
#define CVMX_DPI_SRIO_RX_BELLX(offset) (0x0001DF0000080200ull + ((offset) & 31) * 8)
#define CVMX_DPI_SRIO_RX_BELL_SEQX(offset) (0x0001DF0000080400ull + ((offset) & 31) * 8)
#define CVMX_DPI_SWA_Q_VMID (0x0001DF0000000030ull)
/**
* cvmx_dpi_bist_status
*
* This is the built-in self-test (BIST) status register. Each bit is the BIST result of an
* individual memory (per bit, 0 = pass and 1 = fail).
*/
union cvmx_dpi_bist_status {
u64 u64;
struct cvmx_dpi_bist_status_s {
u64 reserved_57_63 : 7;
u64 bist : 57;
} s;
struct cvmx_dpi_bist_status_cn61xx {
u64 reserved_47_63 : 17;
u64 bist : 47;
} cn61xx;
struct cvmx_dpi_bist_status_cn63xx {
u64 reserved_45_63 : 19;
u64 bist : 45;
} cn63xx;
struct cvmx_dpi_bist_status_cn63xxp1 {
u64 reserved_37_63 : 27;
u64 bist : 37;
} cn63xxp1;
struct cvmx_dpi_bist_status_cn61xx cn66xx;
struct cvmx_dpi_bist_status_cn63xx cn68xx;
struct cvmx_dpi_bist_status_cn63xx cn68xxp1;
struct cvmx_dpi_bist_status_cn61xx cn70xx;
struct cvmx_dpi_bist_status_cn61xx cn70xxp1;
struct cvmx_dpi_bist_status_s cn73xx;
struct cvmx_dpi_bist_status_s cn78xx;
struct cvmx_dpi_bist_status_cn78xxp1 {
u64 reserved_51_63 : 13;
u64 bist : 51;
} cn78xxp1;
struct cvmx_dpi_bist_status_cn61xx cnf71xx;
struct cvmx_dpi_bist_status_s cnf75xx;
};
typedef union cvmx_dpi_bist_status cvmx_dpi_bist_status_t;
/**
* cvmx_dpi_ctl
*
* This register provides the enable bit for the DMA and packet state machines.
*
*/
union cvmx_dpi_ctl {
u64 u64;
struct cvmx_dpi_ctl_s {
u64 reserved_2_63 : 62;
u64 clk : 1;
u64 en : 1;
} s;
struct cvmx_dpi_ctl_cn61xx {
u64 reserved_1_63 : 63;
u64 en : 1;
} cn61xx;
struct cvmx_dpi_ctl_s cn63xx;
struct cvmx_dpi_ctl_s cn63xxp1;
struct cvmx_dpi_ctl_s cn66xx;
struct cvmx_dpi_ctl_s cn68xx;
struct cvmx_dpi_ctl_s cn68xxp1;
struct cvmx_dpi_ctl_cn61xx cn70xx;
struct cvmx_dpi_ctl_cn61xx cn70xxp1;
struct cvmx_dpi_ctl_cn61xx cn73xx;
struct cvmx_dpi_ctl_cn61xx cn78xx;
struct cvmx_dpi_ctl_cn61xx cn78xxp1;
struct cvmx_dpi_ctl_cn61xx cnf71xx;
struct cvmx_dpi_ctl_cn61xx cnf75xx;
};
typedef union cvmx_dpi_ctl cvmx_dpi_ctl_t;
/**
* cvmx_dpi_dma#_counts
*
* These registers provide values for determining the number of instructions in the local
* instruction FIFO.
*/
union cvmx_dpi_dmax_counts {
u64 u64;
struct cvmx_dpi_dmax_counts_s {
u64 reserved_39_63 : 25;
u64 fcnt : 7;
u64 dbell : 32;
} s;
struct cvmx_dpi_dmax_counts_s cn61xx;
struct cvmx_dpi_dmax_counts_s cn63xx;
struct cvmx_dpi_dmax_counts_s cn63xxp1;
struct cvmx_dpi_dmax_counts_s cn66xx;
struct cvmx_dpi_dmax_counts_s cn68xx;
struct cvmx_dpi_dmax_counts_s cn68xxp1;
struct cvmx_dpi_dmax_counts_s cn70xx;
struct cvmx_dpi_dmax_counts_s cn70xxp1;
struct cvmx_dpi_dmax_counts_s cn73xx;
struct cvmx_dpi_dmax_counts_s cn78xx;
struct cvmx_dpi_dmax_counts_s cn78xxp1;
struct cvmx_dpi_dmax_counts_s cnf71xx;
struct cvmx_dpi_dmax_counts_s cnf75xx;
};
typedef union cvmx_dpi_dmax_counts cvmx_dpi_dmax_counts_t;
/**
* cvmx_dpi_dma#_dbell
*
* This is the door bell register for the eight DMA instruction queues.
*
*/
union cvmx_dpi_dmax_dbell {
u64 u64;
struct cvmx_dpi_dmax_dbell_s {
u64 reserved_16_63 : 48;
u64 dbell : 16;
} s;
struct cvmx_dpi_dmax_dbell_s cn61xx;
struct cvmx_dpi_dmax_dbell_s cn63xx;
struct cvmx_dpi_dmax_dbell_s cn63xxp1;
struct cvmx_dpi_dmax_dbell_s cn66xx;
struct cvmx_dpi_dmax_dbell_s cn68xx;
struct cvmx_dpi_dmax_dbell_s cn68xxp1;
struct cvmx_dpi_dmax_dbell_s cn70xx;
struct cvmx_dpi_dmax_dbell_s cn70xxp1;
struct cvmx_dpi_dmax_dbell_s cn73xx;
struct cvmx_dpi_dmax_dbell_s cn78xx;
struct cvmx_dpi_dmax_dbell_s cn78xxp1;
struct cvmx_dpi_dmax_dbell_s cnf71xx;
struct cvmx_dpi_dmax_dbell_s cnf75xx;
};
typedef union cvmx_dpi_dmax_dbell cvmx_dpi_dmax_dbell_t;
/**
* cvmx_dpi_dma#_err_rsp_status
*/
union cvmx_dpi_dmax_err_rsp_status {
u64 u64;
struct cvmx_dpi_dmax_err_rsp_status_s {
u64 reserved_6_63 : 58;
u64 status : 6;
} s;
struct cvmx_dpi_dmax_err_rsp_status_s cn61xx;
struct cvmx_dpi_dmax_err_rsp_status_s cn66xx;
struct cvmx_dpi_dmax_err_rsp_status_s cn68xx;
struct cvmx_dpi_dmax_err_rsp_status_s cn68xxp1;
struct cvmx_dpi_dmax_err_rsp_status_s cn70xx;
struct cvmx_dpi_dmax_err_rsp_status_s cn70xxp1;
struct cvmx_dpi_dmax_err_rsp_status_s cn73xx;
struct cvmx_dpi_dmax_err_rsp_status_s cn78xx;
struct cvmx_dpi_dmax_err_rsp_status_s cn78xxp1;
struct cvmx_dpi_dmax_err_rsp_status_s cnf71xx;
struct cvmx_dpi_dmax_err_rsp_status_s cnf75xx;
};
typedef union cvmx_dpi_dmax_err_rsp_status cvmx_dpi_dmax_err_rsp_status_t;
/**
* cvmx_dpi_dma#_ibuff_saddr
*
* These registers provide the address to start reading instructions for the eight DMA
* instruction queues.
*/
union cvmx_dpi_dmax_ibuff_saddr {
u64 u64;
struct cvmx_dpi_dmax_ibuff_saddr_s {
u64 reserved_62_63 : 2;
u64 csize : 14;
u64 reserved_0_47 : 48;
} s;
struct cvmx_dpi_dmax_ibuff_saddr_cn61xx {
u64 reserved_62_63 : 2;
u64 csize : 14;
u64 reserved_41_47 : 7;
u64 idle : 1;
u64 reserved_36_39 : 4;
u64 saddr : 29;
u64 reserved_0_6 : 7;
} cn61xx;
struct cvmx_dpi_dmax_ibuff_saddr_cn61xx cn63xx;
struct cvmx_dpi_dmax_ibuff_saddr_cn61xx cn63xxp1;
struct cvmx_dpi_dmax_ibuff_saddr_cn61xx cn66xx;
struct cvmx_dpi_dmax_ibuff_saddr_cn68xx {
u64 reserved_62_63 : 2;
u64 csize : 14;
u64 reserved_41_47 : 7;
u64 idle : 1;
u64 saddr : 33;
u64 reserved_0_6 : 7;
} cn68xx;
struct cvmx_dpi_dmax_ibuff_saddr_cn68xx cn68xxp1;
struct cvmx_dpi_dmax_ibuff_saddr_cn61xx cn70xx;
struct cvmx_dpi_dmax_ibuff_saddr_cn61xx cn70xxp1;
struct cvmx_dpi_dmax_ibuff_saddr_cn73xx {
u64 idle : 1;
u64 reserved_62_62 : 1;
u64 csize : 14;
u64 reserved_42_47 : 6;
u64 saddr : 35;
u64 reserved_0_6 : 7;
} cn73xx;
struct cvmx_dpi_dmax_ibuff_saddr_cn73xx cn78xx;
struct cvmx_dpi_dmax_ibuff_saddr_cn73xx cn78xxp1;
struct cvmx_dpi_dmax_ibuff_saddr_cn61xx cnf71xx;
struct cvmx_dpi_dmax_ibuff_saddr_cn73xx cnf75xx;
};
typedef union cvmx_dpi_dmax_ibuff_saddr cvmx_dpi_dmax_ibuff_saddr_t;
/**
* cvmx_dpi_dma#_iflight
*/
union cvmx_dpi_dmax_iflight {
u64 u64;
struct cvmx_dpi_dmax_iflight_s {
u64 reserved_3_63 : 61;
u64 cnt : 3;
} s;
struct cvmx_dpi_dmax_iflight_s cn61xx;
struct cvmx_dpi_dmax_iflight_s cn66xx;
struct cvmx_dpi_dmax_iflight_s cn68xx;
struct cvmx_dpi_dmax_iflight_s cn68xxp1;
struct cvmx_dpi_dmax_iflight_s cn70xx;
struct cvmx_dpi_dmax_iflight_s cn70xxp1;
struct cvmx_dpi_dmax_iflight_s cn73xx;
struct cvmx_dpi_dmax_iflight_s cn78xx;
struct cvmx_dpi_dmax_iflight_s cn78xxp1;
struct cvmx_dpi_dmax_iflight_s cnf71xx;
struct cvmx_dpi_dmax_iflight_s cnf75xx;
};
typedef union cvmx_dpi_dmax_iflight cvmx_dpi_dmax_iflight_t;
/**
* cvmx_dpi_dma#_naddr
*
* These registers provide the L2C addresses to read the next Ichunk data.
*
*/
union cvmx_dpi_dmax_naddr {
u64 u64;
struct cvmx_dpi_dmax_naddr_s {
u64 reserved_42_63 : 22;
u64 addr : 42;
} s;
struct cvmx_dpi_dmax_naddr_cn61xx {
u64 reserved_36_63 : 28;
u64 addr : 36;
} cn61xx;
struct cvmx_dpi_dmax_naddr_cn61xx cn63xx;
struct cvmx_dpi_dmax_naddr_cn61xx cn63xxp1;
struct cvmx_dpi_dmax_naddr_cn61xx cn66xx;
struct cvmx_dpi_dmax_naddr_cn68xx {
u64 reserved_40_63 : 24;
u64 addr : 40;
} cn68xx;
struct cvmx_dpi_dmax_naddr_cn68xx cn68xxp1;
struct cvmx_dpi_dmax_naddr_cn61xx cn70xx;
struct cvmx_dpi_dmax_naddr_cn61xx cn70xxp1;
struct cvmx_dpi_dmax_naddr_s cn73xx;
struct cvmx_dpi_dmax_naddr_s cn78xx;
struct cvmx_dpi_dmax_naddr_s cn78xxp1;
struct cvmx_dpi_dmax_naddr_cn61xx cnf71xx;
struct cvmx_dpi_dmax_naddr_s cnf75xx;
};
typedef union cvmx_dpi_dmax_naddr cvmx_dpi_dmax_naddr_t;
/**
* cvmx_dpi_dma#_reqbnk0
*
* These registers provide the current contents of the request state machine, bank 0.
*
*/
union cvmx_dpi_dmax_reqbnk0 {
u64 u64;
struct cvmx_dpi_dmax_reqbnk0_s {
u64 state : 64;
} s;
struct cvmx_dpi_dmax_reqbnk0_s cn61xx;
struct cvmx_dpi_dmax_reqbnk0_s cn63xx;
struct cvmx_dpi_dmax_reqbnk0_s cn63xxp1;
struct cvmx_dpi_dmax_reqbnk0_s cn66xx;
struct cvmx_dpi_dmax_reqbnk0_s cn68xx;
struct cvmx_dpi_dmax_reqbnk0_s cn68xxp1;
struct cvmx_dpi_dmax_reqbnk0_s cn70xx;
struct cvmx_dpi_dmax_reqbnk0_s cn70xxp1;
struct cvmx_dpi_dmax_reqbnk0_s cn73xx;
struct cvmx_dpi_dmax_reqbnk0_s cn78xx;
struct cvmx_dpi_dmax_reqbnk0_s cn78xxp1;
struct cvmx_dpi_dmax_reqbnk0_s cnf71xx;
struct cvmx_dpi_dmax_reqbnk0_s cnf75xx;
};
typedef union cvmx_dpi_dmax_reqbnk0 cvmx_dpi_dmax_reqbnk0_t;
/**
* cvmx_dpi_dma#_reqbnk1
*
* These registers provide the current contents of the request state machine, bank 1.
*
*/
union cvmx_dpi_dmax_reqbnk1 {
u64 u64;
struct cvmx_dpi_dmax_reqbnk1_s {
u64 state : 64;
} s;
struct cvmx_dpi_dmax_reqbnk1_s cn61xx;
struct cvmx_dpi_dmax_reqbnk1_s cn63xx;
struct cvmx_dpi_dmax_reqbnk1_s cn63xxp1;
struct cvmx_dpi_dmax_reqbnk1_s cn66xx;
struct cvmx_dpi_dmax_reqbnk1_s cn68xx;
struct cvmx_dpi_dmax_reqbnk1_s cn68xxp1;
struct cvmx_dpi_dmax_reqbnk1_s cn70xx;
struct cvmx_dpi_dmax_reqbnk1_s cn70xxp1;
struct cvmx_dpi_dmax_reqbnk1_s cn73xx;
struct cvmx_dpi_dmax_reqbnk1_s cn78xx;
struct cvmx_dpi_dmax_reqbnk1_s cn78xxp1;
struct cvmx_dpi_dmax_reqbnk1_s cnf71xx;
struct cvmx_dpi_dmax_reqbnk1_s cnf75xx;
};
typedef union cvmx_dpi_dmax_reqbnk1 cvmx_dpi_dmax_reqbnk1_t;
/**
* cvmx_dpi_dma#_reqq_ctl
*
* This register contains the control bits for transactions on the eight request queues.
*
*/
union cvmx_dpi_dmax_reqq_ctl {
u64 u64;
struct cvmx_dpi_dmax_reqq_ctl_s {
u64 reserved_9_63 : 55;
u64 st_cmd : 1;
u64 reserved_2_7 : 6;
u64 ld_cmd : 2;
} s;
struct cvmx_dpi_dmax_reqq_ctl_s cn73xx;
struct cvmx_dpi_dmax_reqq_ctl_s cn78xx;
struct cvmx_dpi_dmax_reqq_ctl_s cn78xxp1;
struct cvmx_dpi_dmax_reqq_ctl_s cnf75xx;
};
typedef union cvmx_dpi_dmax_reqq_ctl cvmx_dpi_dmax_reqq_ctl_t;
/**
* cvmx_dpi_dma_control
*
* This register controls the operation of DMA input and output.
*
*/
union cvmx_dpi_dma_control {
u64 u64;
struct cvmx_dpi_dma_control_s {
u64 reserved_62_63 : 2;
u64 dici_mode : 1;
u64 pkt_en1 : 1;
u64 ffp_dis : 1;
u64 commit_mode : 1;
u64 pkt_hp : 1;
u64 pkt_en : 1;
u64 reserved_54_55 : 2;
u64 dma_enb : 6;
u64 wqecsdis : 1;
u64 wqecsoff : 7;
u64 zbwcsen : 1;
u64 wqecsmode : 2;
u64 reserved_35_36 : 2;
u64 ncb_tag : 1;
u64 b0_lend : 1;
u64 reserved_20_32 : 13;
u64 o_add1 : 1;
u64 o_ro : 1;
u64 o_ns : 1;
u64 o_es : 2;
u64 o_mode : 1;
u64 reserved_0_13 : 14;
} s;
struct cvmx_dpi_dma_control_cn61xx {
u64 reserved_62_63 : 2;
u64 dici_mode : 1;
u64 pkt_en1 : 1;
u64 ffp_dis : 1;
u64 commit_mode : 1;
u64 pkt_hp : 1;
u64 pkt_en : 1;
u64 reserved_54_55 : 2;
u64 dma_enb : 6;
u64 reserved_34_47 : 14;
u64 b0_lend : 1;
u64 dwb_denb : 1;
u64 dwb_ichk : 9;
u64 fpa_que : 3;
u64 o_add1 : 1;
u64 o_ro : 1;
u64 o_ns : 1;
u64 o_es : 2;
u64 o_mode : 1;
u64 reserved_0_13 : 14;
} cn61xx;
struct cvmx_dpi_dma_control_cn63xx {
u64 reserved_61_63 : 3;
u64 pkt_en1 : 1;
u64 ffp_dis : 1;
u64 commit_mode : 1;
u64 pkt_hp : 1;
u64 pkt_en : 1;
u64 reserved_54_55 : 2;
u64 dma_enb : 6;
u64 reserved_34_47 : 14;
u64 b0_lend : 1;
u64 dwb_denb : 1;
u64 dwb_ichk : 9;
u64 fpa_que : 3;
u64 o_add1 : 1;
u64 o_ro : 1;
u64 o_ns : 1;
u64 o_es : 2;
u64 o_mode : 1;
u64 reserved_0_13 : 14;
} cn63xx;
struct cvmx_dpi_dma_control_cn63xxp1 {
u64 reserved_59_63 : 5;
u64 commit_mode : 1;
u64 pkt_hp : 1;
u64 pkt_en : 1;
u64 reserved_54_55 : 2;
u64 dma_enb : 6;
u64 reserved_34_47 : 14;
u64 b0_lend : 1;
u64 dwb_denb : 1;
u64 dwb_ichk : 9;
u64 fpa_que : 3;
u64 o_add1 : 1;
u64 o_ro : 1;
u64 o_ns : 1;
u64 o_es : 2;
u64 o_mode : 1;
u64 reserved_0_13 : 14;
} cn63xxp1;
struct cvmx_dpi_dma_control_cn63xx cn66xx;
struct cvmx_dpi_dma_control_cn61xx cn68xx;
struct cvmx_dpi_dma_control_cn63xx cn68xxp1;
struct cvmx_dpi_dma_control_cn61xx cn70xx;
struct cvmx_dpi_dma_control_cn61xx cn70xxp1;
struct cvmx_dpi_dma_control_cn73xx {
u64 reserved_60_63 : 4;
u64 ffp_dis : 1;
u64 commit_mode : 1;
u64 reserved_57_57 : 1;
u64 pkt_en : 1;
u64 reserved_54_55 : 2;
u64 dma_enb : 6;
u64 wqecsdis : 1;
u64 wqecsoff : 7;
u64 zbwcsen : 1;
u64 wqecsmode : 2;
u64 reserved_35_36 : 2;
u64 ncb_tag : 1;
u64 b0_lend : 1;
u64 ldwb : 1;
u64 aura_ichk : 12;
u64 o_add1 : 1;
u64 o_ro : 1;
u64 o_ns : 1;
u64 o_es : 2;
u64 o_mode : 1;
u64 reserved_0_13 : 14;
} cn73xx;
struct cvmx_dpi_dma_control_cn73xx cn78xx;
struct cvmx_dpi_dma_control_cn73xx cn78xxp1;
struct cvmx_dpi_dma_control_cn61xx cnf71xx;
struct cvmx_dpi_dma_control_cn73xx cnf75xx;
};
typedef union cvmx_dpi_dma_control cvmx_dpi_dma_control_t;
/**
* cvmx_dpi_dma_eng#_en
*
* These registers provide control for the DMA engines.
*
*/
union cvmx_dpi_dma_engx_en {
u64 u64;
struct cvmx_dpi_dma_engx_en_s {
u64 reserved_39_63 : 25;
u64 eng_molr : 7;
u64 reserved_8_31 : 24;
u64 qen : 8;
} s;
struct cvmx_dpi_dma_engx_en_cn61xx {
u64 reserved_8_63 : 56;
u64 qen : 8;
} cn61xx;
struct cvmx_dpi_dma_engx_en_cn61xx cn63xx;
struct cvmx_dpi_dma_engx_en_cn61xx cn63xxp1;
struct cvmx_dpi_dma_engx_en_cn61xx cn66xx;
struct cvmx_dpi_dma_engx_en_cn61xx cn68xx;
struct cvmx_dpi_dma_engx_en_cn61xx cn68xxp1;
struct cvmx_dpi_dma_engx_en_cn61xx cn70xx;
struct cvmx_dpi_dma_engx_en_cn61xx cn70xxp1;
struct cvmx_dpi_dma_engx_en_s cn73xx;
struct cvmx_dpi_dma_engx_en_s cn78xx;
struct cvmx_dpi_dma_engx_en_s cn78xxp1;
struct cvmx_dpi_dma_engx_en_cn61xx cnf71xx;
struct cvmx_dpi_dma_engx_en_s cnf75xx;
};
typedef union cvmx_dpi_dma_engx_en cvmx_dpi_dma_engx_en_t;
/**
* cvmx_dpi_dma_pp#_cnt
*
* DPI_DMA_PP[0..3]_CNT = DMA per PP Instr Done Counter
* When DMA Instruction Completion Interrupt Mode DPI_DMA_CONTROL.DICI_MODE is enabled, every dma
* instruction
* that has the WQP=0 and a PTR value of 1..4 will incremrement DPI_DMA_PPx_CNT value-1 counter.
* Instructions with WQP=0 and PTR values higher then 0x3F will still send a zero byte write.
* Hardware reserves that values 5..63 for future use and will treat them as a PTR of 0 and do
* nothing.
*/
union cvmx_dpi_dma_ppx_cnt {
u64 u64;
struct cvmx_dpi_dma_ppx_cnt_s {
u64 reserved_16_63 : 48;
u64 cnt : 16;
} s;
struct cvmx_dpi_dma_ppx_cnt_s cn61xx;
struct cvmx_dpi_dma_ppx_cnt_s cn68xx;
struct cvmx_dpi_dma_ppx_cnt_s cn70xx;
struct cvmx_dpi_dma_ppx_cnt_s cn70xxp1;
struct cvmx_dpi_dma_ppx_cnt_s cn73xx;
struct cvmx_dpi_dma_ppx_cnt_s cn78xx;
struct cvmx_dpi_dma_ppx_cnt_s cn78xxp1;
struct cvmx_dpi_dma_ppx_cnt_s cnf71xx;
struct cvmx_dpi_dma_ppx_cnt_s cnf75xx;
};
typedef union cvmx_dpi_dma_ppx_cnt cvmx_dpi_dma_ppx_cnt_t;
/**
* cvmx_dpi_dma_pp_int
*/
union cvmx_dpi_dma_pp_int {
u64 u64;
struct cvmx_dpi_dma_pp_int_s {
u64 reserved_48_63 : 16;
u64 complete : 48;
} s;
struct cvmx_dpi_dma_pp_int_cn73xx {
u64 reserved_16_63 : 48;
u64 complete : 16;
} cn73xx;
struct cvmx_dpi_dma_pp_int_s cn78xx;
struct cvmx_dpi_dma_pp_int_s cn78xxp1;
struct cvmx_dpi_dma_pp_int_cn73xx cnf75xx;
};
typedef union cvmx_dpi_dma_pp_int cvmx_dpi_dma_pp_int_t;
/**
* cvmx_dpi_ecc_ctl
*
* This register allows inserting ECC errors for testing.
*
*/
union cvmx_dpi_ecc_ctl {
u64 u64;
struct cvmx_dpi_ecc_ctl_s {
u64 reserved_33_63 : 31;
u64 ram_cdis : 1;
u64 reserved_17_31 : 15;
u64 ram_flip1 : 1;
u64 reserved_1_15 : 15;
u64 ram_flip0 : 1;
} s;
struct cvmx_dpi_ecc_ctl_s cn73xx;
struct cvmx_dpi_ecc_ctl_s cn78xx;
struct cvmx_dpi_ecc_ctl_s cn78xxp1;
struct cvmx_dpi_ecc_ctl_s cnf75xx;
};
typedef union cvmx_dpi_ecc_ctl cvmx_dpi_ecc_ctl_t;
/**
* cvmx_dpi_ecc_int
*
* This register contains ECC error interrupt summary bits.
*
*/
union cvmx_dpi_ecc_int {
u64 u64;
struct cvmx_dpi_ecc_int_s {
u64 reserved_47_63 : 17;
u64 ram_sbe : 15;
u64 reserved_15_31 : 17;
u64 ram_dbe : 15;
} s;
struct cvmx_dpi_ecc_int_s cn73xx;
struct cvmx_dpi_ecc_int_s cn78xx;
struct cvmx_dpi_ecc_int_s cn78xxp1;
struct cvmx_dpi_ecc_int_s cnf75xx;
};
typedef union cvmx_dpi_ecc_int cvmx_dpi_ecc_int_t;
/**
* cvmx_dpi_eng#_buf
*
* Notes:
* The total amount of storage allocated to the 6 DPI DMA engines (via DPI_ENG*_BUF[BLKS]) must not exceed 8KB.
*
*/
union cvmx_dpi_engx_buf {
u64 u64;
struct cvmx_dpi_engx_buf_s {
u64 reserved_38_63 : 26;
u64 compblks : 6;
u64 reserved_10_31 : 22;
u64 base : 6;
u64 blks : 4;
} s;
struct cvmx_dpi_engx_buf_cn61xx {
u64 reserved_37_63 : 27;
u64 compblks : 5;
u64 reserved_9_31 : 23;
u64 base : 5;
u64 blks : 4;
} cn61xx;
struct cvmx_dpi_engx_buf_cn63xx {
u64 reserved_8_63 : 56;
u64 base : 4;
u64 blks : 4;
} cn63xx;
struct cvmx_dpi_engx_buf_cn63xx cn63xxp1;
struct cvmx_dpi_engx_buf_cn61xx cn66xx;
struct cvmx_dpi_engx_buf_cn61xx cn68xx;
struct cvmx_dpi_engx_buf_cn61xx cn68xxp1;
struct cvmx_dpi_engx_buf_cn61xx cn70xx;
struct cvmx_dpi_engx_buf_cn61xx cn70xxp1;
struct cvmx_dpi_engx_buf_s cn73xx;
struct cvmx_dpi_engx_buf_s cn78xx;
struct cvmx_dpi_engx_buf_s cn78xxp1;
struct cvmx_dpi_engx_buf_cn61xx cnf71xx;
struct cvmx_dpi_engx_buf_s cnf75xx;
};
typedef union cvmx_dpi_engx_buf cvmx_dpi_engx_buf_t;
/**
* cvmx_dpi_info_reg
*/
union cvmx_dpi_info_reg {
u64 u64;
struct cvmx_dpi_info_reg_s {
u64 reserved_8_63 : 56;
u64 ffp : 4;
u64 reserved_2_3 : 2;
u64 ncb : 1;
u64 rsl : 1;
} s;
struct cvmx_dpi_info_reg_s cn61xx;
struct cvmx_dpi_info_reg_s cn63xx;
struct cvmx_dpi_info_reg_cn63xxp1 {
u64 reserved_2_63 : 62;
u64 ncb : 1;
u64 rsl : 1;
} cn63xxp1;
struct cvmx_dpi_info_reg_s cn66xx;
struct cvmx_dpi_info_reg_s cn68xx;
struct cvmx_dpi_info_reg_s cn68xxp1;
struct cvmx_dpi_info_reg_s cn70xx;
struct cvmx_dpi_info_reg_s cn70xxp1;
struct cvmx_dpi_info_reg_s cn73xx;
struct cvmx_dpi_info_reg_s cn78xx;
struct cvmx_dpi_info_reg_s cn78xxp1;
struct cvmx_dpi_info_reg_s cnf71xx;
struct cvmx_dpi_info_reg_s cnf75xx;
};
typedef union cvmx_dpi_info_reg cvmx_dpi_info_reg_t;
/**
* cvmx_dpi_int_en
*/
union cvmx_dpi_int_en {
u64 u64;
struct cvmx_dpi_int_en_s {
u64 reserved_28_63 : 36;
u64 sprt3_rst : 1;
u64 sprt2_rst : 1;
u64 sprt1_rst : 1;
u64 sprt0_rst : 1;
u64 reserved_23_23 : 1;
u64 req_badfil : 1;
u64 req_inull : 1;
u64 req_anull : 1;
u64 req_undflw : 1;
u64 req_ovrflw : 1;
u64 req_badlen : 1;
u64 req_badadr : 1;
u64 dmadbo : 8;
u64 reserved_2_7 : 6;
u64 nfovr : 1;
u64 nderr : 1;
} s;
struct cvmx_dpi_int_en_s cn61xx;
struct cvmx_dpi_int_en_cn63xx {
u64 reserved_26_63 : 38;
u64 sprt1_rst : 1;
u64 sprt0_rst : 1;
u64 reserved_23_23 : 1;
u64 req_badfil : 1;
u64 req_inull : 1;
u64 req_anull : 1;
u64 req_undflw : 1;
u64 req_ovrflw : 1;
u64 req_badlen : 1;
u64 req_badadr : 1;
u64 dmadbo : 8;
u64 reserved_2_7 : 6;
u64 nfovr : 1;
u64 nderr : 1;
} cn63xx;
struct cvmx_dpi_int_en_cn63xx cn63xxp1;
struct cvmx_dpi_int_en_s cn66xx;
struct cvmx_dpi_int_en_cn63xx cn68xx;
struct cvmx_dpi_int_en_cn63xx cn68xxp1;
struct cvmx_dpi_int_en_cn70xx {
u64 reserved_28_63 : 36;
u64 sprt3_rst : 1;
u64 sprt2_rst : 1;
u64 sprt1_rst : 1;
u64 sprt0_rst : 1;
u64 reserved_23_23 : 1;
u64 req_badfil : 1;
u64 req_inull : 1;
u64 req_anull : 1;
u64 req_undflw : 1;
u64 req_ovrflw : 1;
u64 req_badlen : 1;
u64 req_badadr : 1;
u64 dmadbo : 8;
u64 reserved_7_2 : 6;
u64 nfovr : 1;
u64 nderr : 1;
} cn70xx;
struct cvmx_dpi_int_en_cn70xx cn70xxp1;
struct cvmx_dpi_int_en_s cnf71xx;
};
typedef union cvmx_dpi_int_en cvmx_dpi_int_en_t;
/**
* cvmx_dpi_int_reg
*
* This register contains error flags for DPI.
*
*/
union cvmx_dpi_int_reg {
u64 u64;
struct cvmx_dpi_int_reg_s {
u64 reserved_28_63 : 36;
u64 sprt3_rst : 1;
u64 sprt2_rst : 1;
u64 sprt1_rst : 1;
u64 sprt0_rst : 1;
u64 reserved_23_23 : 1;
u64 req_badfil : 1;
u64 req_inull : 1;
u64 req_anull : 1;
u64 req_undflw : 1;
u64 req_ovrflw : 1;
u64 req_badlen : 1;
u64 req_badadr : 1;
u64 dmadbo : 8;
u64 reserved_2_7 : 6;
u64 nfovr : 1;
u64 nderr : 1;
} s;
struct cvmx_dpi_int_reg_s cn61xx;
struct cvmx_dpi_int_reg_cn63xx {
u64 reserved_26_63 : 38;
u64 sprt1_rst : 1;
u64 sprt0_rst : 1;
u64 reserved_23_23 : 1;
u64 req_badfil : 1;
u64 req_inull : 1;
u64 req_anull : 1;
u64 req_undflw : 1;
u64 req_ovrflw : 1;
u64 req_badlen : 1;
u64 req_badadr : 1;
u64 dmadbo : 8;
u64 reserved_2_7 : 6;
u64 nfovr : 1;
u64 nderr : 1;
} cn63xx;
struct cvmx_dpi_int_reg_cn63xx cn63xxp1;
struct cvmx_dpi_int_reg_s cn66xx;
struct cvmx_dpi_int_reg_cn63xx cn68xx;
struct cvmx_dpi_int_reg_cn63xx cn68xxp1;
struct cvmx_dpi_int_reg_s cn70xx;
struct cvmx_dpi_int_reg_s cn70xxp1;
struct cvmx_dpi_int_reg_cn73xx {
u64 reserved_23_63 : 41;
u64 req_badfil : 1;
u64 req_inull : 1;
u64 req_anull : 1;
u64 req_undflw : 1;
u64 req_ovrflw : 1;
u64 req_badlen : 1;
u64 req_badadr : 1;
u64 dmadbo : 8;
u64 reserved_2_7 : 6;
u64 nfovr : 1;
u64 nderr : 1;
} cn73xx;
struct cvmx_dpi_int_reg_cn73xx cn78xx;
struct cvmx_dpi_int_reg_s cn78xxp1;
struct cvmx_dpi_int_reg_s cnf71xx;
struct cvmx_dpi_int_reg_cn73xx cnf75xx;
};
typedef union cvmx_dpi_int_reg cvmx_dpi_int_reg_t;
/**
* cvmx_dpi_ncb#_cfg
*/
union cvmx_dpi_ncbx_cfg {
u64 u64;
struct cvmx_dpi_ncbx_cfg_s {
u64 reserved_6_63 : 58;
u64 molr : 6;
} s;
struct cvmx_dpi_ncbx_cfg_s cn61xx;
struct cvmx_dpi_ncbx_cfg_s cn66xx;
struct cvmx_dpi_ncbx_cfg_s cn68xx;
struct cvmx_dpi_ncbx_cfg_s cn70xx;
struct cvmx_dpi_ncbx_cfg_s cn70xxp1;
struct cvmx_dpi_ncbx_cfg_s cn73xx;
struct cvmx_dpi_ncbx_cfg_s cn78xx;
struct cvmx_dpi_ncbx_cfg_s cn78xxp1;
struct cvmx_dpi_ncbx_cfg_s cnf71xx;
struct cvmx_dpi_ncbx_cfg_s cnf75xx;
};
typedef union cvmx_dpi_ncbx_cfg cvmx_dpi_ncbx_cfg_t;
/**
* cvmx_dpi_ncb_ctl
*
* This register chooses which NCB interface DPI uses for L2/DRAM reads/writes.
*
*/
union cvmx_dpi_ncb_ctl {
u64 u64;
struct cvmx_dpi_ncb_ctl_s {
u64 reserved_25_63 : 39;
u64 ncbsel_prt_xor_dis : 1;
u64 reserved_21_23 : 3;
u64 ncbsel_zbw : 1;
u64 reserved_17_19 : 3;
u64 ncbsel_req : 1;
u64 reserved_13_15 : 3;
u64 ncbsel_dst : 1;
u64 reserved_9_11 : 3;
u64 ncbsel_src : 1;
u64 reserved_1_7 : 7;
u64 prt : 1;
} s;
struct cvmx_dpi_ncb_ctl_cn73xx {
u64 reserved_25_63 : 39;
u64 ncbsel_prt_xor_dis : 1;
u64 reserved_21_23 : 3;
u64 ncbsel_zbw : 1;
u64 reserved_17_19 : 3;
u64 ncbsel_req : 1;
u64 reserved_13_15 : 3;
u64 ncbsel_dst : 1;
u64 reserved_9_11 : 3;
u64 ncbsel_src : 1;
u64 reserved_0_7 : 8;
} cn73xx;
struct cvmx_dpi_ncb_ctl_s cn78xx;
struct cvmx_dpi_ncb_ctl_s cn78xxp1;
struct cvmx_dpi_ncb_ctl_cn73xx cnf75xx;
};
typedef union cvmx_dpi_ncb_ctl cvmx_dpi_ncb_ctl_t;
/**
* cvmx_dpi_pint_info
*
* This register provides DPI packet interrupt information.
*
*/
union cvmx_dpi_pint_info {
u64 u64;
struct cvmx_dpi_pint_info_s {
u64 reserved_14_63 : 50;
u64 iinfo : 6;
u64 reserved_6_7 : 2;
u64 sinfo : 6;
} s;
struct cvmx_dpi_pint_info_s cn61xx;
struct cvmx_dpi_pint_info_s cn63xx;
struct cvmx_dpi_pint_info_s cn63xxp1;
struct cvmx_dpi_pint_info_s cn66xx;
struct cvmx_dpi_pint_info_s cn68xx;
struct cvmx_dpi_pint_info_s cn68xxp1;
struct cvmx_dpi_pint_info_s cn70xx;
struct cvmx_dpi_pint_info_s cn70xxp1;
struct cvmx_dpi_pint_info_s cn73xx;
struct cvmx_dpi_pint_info_s cn78xx;
struct cvmx_dpi_pint_info_s cn78xxp1;
struct cvmx_dpi_pint_info_s cnf71xx;
struct cvmx_dpi_pint_info_s cnf75xx;
};
typedef union cvmx_dpi_pint_info cvmx_dpi_pint_info_t;
/**
* cvmx_dpi_pkt_err_rsp
*/
union cvmx_dpi_pkt_err_rsp {
u64 u64;
struct cvmx_dpi_pkt_err_rsp_s {
u64 reserved_1_63 : 63;
u64 pkterr : 1;
} s;
struct cvmx_dpi_pkt_err_rsp_s cn61xx;
struct cvmx_dpi_pkt_err_rsp_s cn63xx;
struct cvmx_dpi_pkt_err_rsp_s cn63xxp1;
struct cvmx_dpi_pkt_err_rsp_s cn66xx;
struct cvmx_dpi_pkt_err_rsp_s cn68xx;
struct cvmx_dpi_pkt_err_rsp_s cn68xxp1;
struct cvmx_dpi_pkt_err_rsp_s cn70xx;
struct cvmx_dpi_pkt_err_rsp_s cn70xxp1;
struct cvmx_dpi_pkt_err_rsp_s cn73xx;
struct cvmx_dpi_pkt_err_rsp_s cn78xx;
struct cvmx_dpi_pkt_err_rsp_s cn78xxp1;
struct cvmx_dpi_pkt_err_rsp_s cnf71xx;
struct cvmx_dpi_pkt_err_rsp_s cnf75xx;
};
typedef union cvmx_dpi_pkt_err_rsp cvmx_dpi_pkt_err_rsp_t;
/**
* cvmx_dpi_req_err_rsp
*/
union cvmx_dpi_req_err_rsp {
u64 u64;
struct cvmx_dpi_req_err_rsp_s {
u64 reserved_8_63 : 56;
u64 qerr : 8;
} s;
struct cvmx_dpi_req_err_rsp_s cn61xx;
struct cvmx_dpi_req_err_rsp_s cn63xx;
struct cvmx_dpi_req_err_rsp_s cn63xxp1;
struct cvmx_dpi_req_err_rsp_s cn66xx;
struct cvmx_dpi_req_err_rsp_s cn68xx;
struct cvmx_dpi_req_err_rsp_s cn68xxp1;
struct cvmx_dpi_req_err_rsp_s cn70xx;
struct cvmx_dpi_req_err_rsp_s cn70xxp1;
struct cvmx_dpi_req_err_rsp_s cn73xx;
struct cvmx_dpi_req_err_rsp_s cn78xx;
struct cvmx_dpi_req_err_rsp_s cn78xxp1;
struct cvmx_dpi_req_err_rsp_s cnf71xx;
struct cvmx_dpi_req_err_rsp_s cnf75xx;
};
typedef union cvmx_dpi_req_err_rsp cvmx_dpi_req_err_rsp_t;
/**
* cvmx_dpi_req_err_rsp_en
*/
union cvmx_dpi_req_err_rsp_en {
u64 u64;
struct cvmx_dpi_req_err_rsp_en_s {
u64 reserved_8_63 : 56;
u64 en : 8;
} s;
struct cvmx_dpi_req_err_rsp_en_s cn61xx;
struct cvmx_dpi_req_err_rsp_en_s cn63xx;
struct cvmx_dpi_req_err_rsp_en_s cn63xxp1;
struct cvmx_dpi_req_err_rsp_en_s cn66xx;
struct cvmx_dpi_req_err_rsp_en_s cn68xx;
struct cvmx_dpi_req_err_rsp_en_s cn68xxp1;
struct cvmx_dpi_req_err_rsp_en_s cn70xx;
struct cvmx_dpi_req_err_rsp_en_s cn70xxp1;
struct cvmx_dpi_req_err_rsp_en_s cn73xx;
struct cvmx_dpi_req_err_rsp_en_s cn78xx;
struct cvmx_dpi_req_err_rsp_en_s cn78xxp1;
struct cvmx_dpi_req_err_rsp_en_s cnf71xx;
struct cvmx_dpi_req_err_rsp_en_s cnf75xx;
};
typedef union cvmx_dpi_req_err_rsp_en cvmx_dpi_req_err_rsp_en_t;
/**
* cvmx_dpi_req_err_rst
*/
union cvmx_dpi_req_err_rst {
u64 u64;
struct cvmx_dpi_req_err_rst_s {
u64 reserved_8_63 : 56;
u64 qerr : 8;
} s;
struct cvmx_dpi_req_err_rst_s cn61xx;
struct cvmx_dpi_req_err_rst_s cn63xx;
struct cvmx_dpi_req_err_rst_s cn63xxp1;
struct cvmx_dpi_req_err_rst_s cn66xx;
struct cvmx_dpi_req_err_rst_s cn68xx;
struct cvmx_dpi_req_err_rst_s cn68xxp1;
struct cvmx_dpi_req_err_rst_s cn70xx;
struct cvmx_dpi_req_err_rst_s cn70xxp1;
struct cvmx_dpi_req_err_rst_s cn73xx;
struct cvmx_dpi_req_err_rst_s cn78xx;
struct cvmx_dpi_req_err_rst_s cn78xxp1;
struct cvmx_dpi_req_err_rst_s cnf71xx;
struct cvmx_dpi_req_err_rst_s cnf75xx;
};
typedef union cvmx_dpi_req_err_rst cvmx_dpi_req_err_rst_t;
/**
* cvmx_dpi_req_err_rst_en
*/
union cvmx_dpi_req_err_rst_en {
u64 u64;
struct cvmx_dpi_req_err_rst_en_s {
u64 reserved_8_63 : 56;
u64 en : 8;
} s;
struct cvmx_dpi_req_err_rst_en_s cn61xx;
struct cvmx_dpi_req_err_rst_en_s cn63xx;
struct cvmx_dpi_req_err_rst_en_s cn63xxp1;
struct cvmx_dpi_req_err_rst_en_s cn66xx;
struct cvmx_dpi_req_err_rst_en_s cn68xx;
struct cvmx_dpi_req_err_rst_en_s cn68xxp1;
struct cvmx_dpi_req_err_rst_en_s cn70xx;
struct cvmx_dpi_req_err_rst_en_s cn70xxp1;
struct cvmx_dpi_req_err_rst_en_s cn73xx;
struct cvmx_dpi_req_err_rst_en_s cn78xx;
struct cvmx_dpi_req_err_rst_en_s cn78xxp1;
struct cvmx_dpi_req_err_rst_en_s cnf71xx;
struct cvmx_dpi_req_err_rst_en_s cnf75xx;
};
typedef union cvmx_dpi_req_err_rst_en cvmx_dpi_req_err_rst_en_t;
/**
* cvmx_dpi_req_err_skip_comp
*/
union cvmx_dpi_req_err_skip_comp {
u64 u64;
struct cvmx_dpi_req_err_skip_comp_s {
u64 reserved_24_63 : 40;
u64 en_rst : 8;
u64 reserved_8_15 : 8;
u64 en_rsp : 8;
} s;
struct cvmx_dpi_req_err_skip_comp_s cn61xx;
struct cvmx_dpi_req_err_skip_comp_s cn66xx;
struct cvmx_dpi_req_err_skip_comp_s cn68xx;
struct cvmx_dpi_req_err_skip_comp_s cn68xxp1;
struct cvmx_dpi_req_err_skip_comp_s cn70xx;
struct cvmx_dpi_req_err_skip_comp_s cn70xxp1;
struct cvmx_dpi_req_err_skip_comp_s cn73xx;
struct cvmx_dpi_req_err_skip_comp_s cn78xx;
struct cvmx_dpi_req_err_skip_comp_s cn78xxp1;
struct cvmx_dpi_req_err_skip_comp_s cnf71xx;
struct cvmx_dpi_req_err_skip_comp_s cnf75xx;
};
typedef union cvmx_dpi_req_err_skip_comp cvmx_dpi_req_err_skip_comp_t;
/**
* cvmx_dpi_req_gbl_en
*/
union cvmx_dpi_req_gbl_en {
u64 u64;
struct cvmx_dpi_req_gbl_en_s {
u64 reserved_8_63 : 56;
u64 qen : 8;
} s;
struct cvmx_dpi_req_gbl_en_s cn61xx;
struct cvmx_dpi_req_gbl_en_s cn63xx;
struct cvmx_dpi_req_gbl_en_s cn63xxp1;
struct cvmx_dpi_req_gbl_en_s cn66xx;
struct cvmx_dpi_req_gbl_en_s cn68xx;
struct cvmx_dpi_req_gbl_en_s cn68xxp1;
struct cvmx_dpi_req_gbl_en_s cn70xx;
struct cvmx_dpi_req_gbl_en_s cn70xxp1;
struct cvmx_dpi_req_gbl_en_s cn73xx;
struct cvmx_dpi_req_gbl_en_s cn78xx;
struct cvmx_dpi_req_gbl_en_s cn78xxp1;
struct cvmx_dpi_req_gbl_en_s cnf71xx;
struct cvmx_dpi_req_gbl_en_s cnf75xx;
};
typedef union cvmx_dpi_req_gbl_en cvmx_dpi_req_gbl_en_t;
/**
* cvmx_dpi_sli_prt#_cfg
*
* This register configures the max read request size, max payload size, and max number of SLI
* tags in use. Indexed by SLI_PORT_E.
*/
union cvmx_dpi_sli_prtx_cfg {
u64 u64;
struct cvmx_dpi_sli_prtx_cfg_s {
u64 reserved_29_63 : 35;
u64 ncbsel : 1;
u64 reserved_25_27 : 3;
u64 halt : 1;
u64 qlm_cfg : 4;
u64 reserved_17_19 : 3;
u64 rd_mode : 1;
u64 reserved_15_15 : 1;
u64 molr : 7;
u64 mps_lim : 1;
u64 reserved_5_6 : 2;
u64 mps : 1;
u64 mrrs_lim : 1;
u64 reserved_2_2 : 1;
u64 mrrs : 2;
} s;
struct cvmx_dpi_sli_prtx_cfg_cn61xx {
u64 reserved_25_63 : 39;
u64 halt : 1;
u64 qlm_cfg : 4;
u64 reserved_17_19 : 3;
u64 rd_mode : 1;
u64 reserved_14_15 : 2;
u64 molr : 6;
u64 mps_lim : 1;
u64 reserved_5_6 : 2;
u64 mps : 1;
u64 mrrs_lim : 1;
u64 reserved_2_2 : 1;
u64 mrrs : 2;
} cn61xx;
struct cvmx_dpi_sli_prtx_cfg_cn63xx {
u64 reserved_25_63 : 39;
u64 halt : 1;
u64 reserved_21_23 : 3;
u64 qlm_cfg : 1;
u64 reserved_17_19 : 3;
u64 rd_mode : 1;
u64 reserved_14_15 : 2;
u64 molr : 6;
u64 mps_lim : 1;
u64 reserved_5_6 : 2;
u64 mps : 1;
u64 mrrs_lim : 1;
u64 reserved_2_2 : 1;
u64 mrrs : 2;
} cn63xx;
struct cvmx_dpi_sli_prtx_cfg_cn63xx cn63xxp1;
struct cvmx_dpi_sli_prtx_cfg_cn61xx cn66xx;
struct cvmx_dpi_sli_prtx_cfg_cn63xx cn68xx;
struct cvmx_dpi_sli_prtx_cfg_cn63xx cn68xxp1;
struct cvmx_dpi_sli_prtx_cfg_cn70xx {
u64 reserved_25_63 : 39;
u64 halt : 1;
u64 reserved_17_23 : 7;
u64 rd_mode : 1;
u64 reserved_14_15 : 2;
u64 molr : 6;
u64 mps_lim : 1;
u64 reserved_5_6 : 2;
u64 mps : 1;
u64 mrrs_lim : 1;
u64 reserved_2_2 : 1;
u64 mrrs : 2;
} cn70xx;
struct cvmx_dpi_sli_prtx_cfg_cn70xx cn70xxp1;
struct cvmx_dpi_sli_prtx_cfg_cn73xx {
u64 reserved_29_63 : 35;
u64 ncbsel : 1;
u64 reserved_25_27 : 3;
u64 halt : 1;
u64 reserved_21_23 : 3;
u64 qlm_cfg : 1;
u64 reserved_17_19 : 3;
u64 rd_mode : 1;
u64 reserved_15_15 : 1;
u64 molr : 7;
u64 mps_lim : 1;
u64 reserved_5_6 : 2;
u64 mps : 1;
u64 mrrs_lim : 1;
u64 reserved_2_2 : 1;
u64 mrrs : 2;
} cn73xx;
struct cvmx_dpi_sli_prtx_cfg_cn73xx cn78xx;
struct cvmx_dpi_sli_prtx_cfg_cn73xx cn78xxp1;
struct cvmx_dpi_sli_prtx_cfg_cn61xx cnf71xx;
struct cvmx_dpi_sli_prtx_cfg_cn73xx cnf75xx;
};
typedef union cvmx_dpi_sli_prtx_cfg cvmx_dpi_sli_prtx_cfg_t;
/**
* cvmx_dpi_sli_prt#_err
*
* This register logs the address associated with the reported SLI error response.
* Indexed by SLI_PORT_E.
*/
union cvmx_dpi_sli_prtx_err {
u64 u64;
struct cvmx_dpi_sli_prtx_err_s {
u64 addr : 61;
u64 reserved_0_2 : 3;
} s;
struct cvmx_dpi_sli_prtx_err_s cn61xx;
struct cvmx_dpi_sli_prtx_err_s cn63xx;
struct cvmx_dpi_sli_prtx_err_s cn63xxp1;
struct cvmx_dpi_sli_prtx_err_s cn66xx;
struct cvmx_dpi_sli_prtx_err_s cn68xx;
struct cvmx_dpi_sli_prtx_err_s cn68xxp1;
struct cvmx_dpi_sli_prtx_err_s cn70xx;
struct cvmx_dpi_sli_prtx_err_s cn70xxp1;
struct cvmx_dpi_sli_prtx_err_s cn73xx;
struct cvmx_dpi_sli_prtx_err_s cn78xx;
struct cvmx_dpi_sli_prtx_err_s cn78xxp1;
struct cvmx_dpi_sli_prtx_err_s cnf71xx;
struct cvmx_dpi_sli_prtx_err_s cnf75xx;
};
typedef union cvmx_dpi_sli_prtx_err cvmx_dpi_sli_prtx_err_t;
/**
* cvmx_dpi_sli_prt#_err_info
*
* This register logs information associated with the reported SLI error response.
* Indexed by SLI_PORT_E.
*/
union cvmx_dpi_sli_prtx_err_info {
u64 u64;
struct cvmx_dpi_sli_prtx_err_info_s {
u64 reserved_9_63 : 55;
u64 lock : 1;
u64 reserved_5_7 : 3;
u64 type : 1;
u64 reserved_3_3 : 1;
u64 reqq : 3;
} s;
struct cvmx_dpi_sli_prtx_err_info_s cn61xx;
struct cvmx_dpi_sli_prtx_err_info_s cn63xx;
struct cvmx_dpi_sli_prtx_err_info_s cn63xxp1;
struct cvmx_dpi_sli_prtx_err_info_s cn66xx;
struct cvmx_dpi_sli_prtx_err_info_s cn68xx;
struct cvmx_dpi_sli_prtx_err_info_s cn68xxp1;
struct cvmx_dpi_sli_prtx_err_info_s cn70xx;
struct cvmx_dpi_sli_prtx_err_info_s cn70xxp1;
struct cvmx_dpi_sli_prtx_err_info_cn73xx {
u64 reserved_32_63 : 32;
u64 pvf : 16;
u64 reserved_9_15 : 7;
u64 lock : 1;
u64 reserved_5_7 : 3;
u64 type : 1;
u64 reserved_3_3 : 1;
u64 reqq : 3;
} cn73xx;
struct cvmx_dpi_sli_prtx_err_info_cn73xx cn78xx;
struct cvmx_dpi_sli_prtx_err_info_cn78xxp1 {
u64 reserved_23_63 : 41;
u64 vf : 7;
u64 reserved_9_15 : 7;
u64 lock : 1;
u64 reserved_5_7 : 3;
u64 type : 1;
u64 reserved_3_3 : 1;
u64 reqq : 3;
} cn78xxp1;
struct cvmx_dpi_sli_prtx_err_info_s cnf71xx;
struct cvmx_dpi_sli_prtx_err_info_cn73xx cnf75xx;
};
typedef union cvmx_dpi_sli_prtx_err_info cvmx_dpi_sli_prtx_err_info_t;
/**
* cvmx_dpi_srio_rx_bell#
*
* Reading this register pops an entry off the corresponding SRIO RX doorbell FIFO.
* The chip supports 16 FIFOs per SRIO interface for a total of 32 FIFOs/Registers.
* The MSB of the registers indicates the MAC while the 4 LSBs indicate the FIFO.
* Information on the doorbell allocation can be found in SRIO()_RX_BELL_CTRL.
*/
union cvmx_dpi_srio_rx_bellx {
u64 u64;
struct cvmx_dpi_srio_rx_bellx_s {
u64 reserved_48_63 : 16;
u64 data : 16;
u64 sid : 16;
u64 count : 8;
u64 reserved_5_7 : 3;
u64 dest_id : 1;
u64 id16 : 1;
u64 reserved_2_2 : 1;
u64 dpriority : 2;
} s;
struct cvmx_dpi_srio_rx_bellx_s cnf75xx;
};
typedef union cvmx_dpi_srio_rx_bellx cvmx_dpi_srio_rx_bellx_t;
/**
* cvmx_dpi_srio_rx_bell_seq#
*
* This register contains the value of the sequence counter when the doorbell
* was received and a shadow copy of the Bell FIFO Count that can be read without
* emptying the FIFO. This register must be read prior to corresponding
* DPI_SRIO_RX_BELL register to link the doorbell and sequence number.
*
* Information on the Doorbell Allocation can be found in SRIO()_RX_BELL_CTRL.
*/
union cvmx_dpi_srio_rx_bell_seqx {
u64 u64;
struct cvmx_dpi_srio_rx_bell_seqx_s {
u64 reserved_40_63 : 24;
u64 count : 8;
u64 sid : 32;
} s;
struct cvmx_dpi_srio_rx_bell_seqx_s cnf75xx;
};
typedef union cvmx_dpi_srio_rx_bell_seqx cvmx_dpi_srio_rx_bell_seqx_t;
/**
* cvmx_dpi_swa_q_vmid
*
* Not used.
*
*/
union cvmx_dpi_swa_q_vmid {
u64 u64;
struct cvmx_dpi_swa_q_vmid_s {
u64 vmid7 : 8;
u64 vmid6 : 8;
u64 vmid5 : 8;
u64 vmid4 : 8;
u64 vmid3 : 8;
u64 vmid2 : 8;
u64 vmid1 : 8;
u64 vmid0 : 8;
} s;
struct cvmx_dpi_swa_q_vmid_s cn73xx;
struct cvmx_dpi_swa_q_vmid_s cn78xx;
struct cvmx_dpi_swa_q_vmid_s cn78xxp1;
struct cvmx_dpi_swa_q_vmid_s cnf75xx;
};
typedef union cvmx_dpi_swa_q_vmid cvmx_dpi_swa_q_vmid_t;
#endif
|