1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
1387
1388
1389
1390
1391
1392
1393
1394
1395
1396
1397
1398
1399
1400
1401
1402
1403
1404
1405
1406
1407
1408
1409
1410
1411
1412
1413
1414
1415
1416
1417
1418
1419
1420
1421
1422
1423
1424
1425
1426
1427
1428
1429
1430
1431
1432
1433
1434
1435
1436
1437
1438
1439
1440
1441
1442
1443
1444
1445
1446
1447
1448
1449
1450
1451
1452
1453
1454
1455
1456
1457
1458
1459
1460
1461
1462
1463
1464
1465
1466
1467
1468
1469
1470
1471
1472
1473
1474
1475
1476
1477
1478
1479
1480
1481
1482
1483
1484
1485
1486
1487
1488
1489
1490
1491
1492
1493
1494
1495
1496
1497
1498
1499
1500
1501
1502
1503
1504
1505
1506
1507
1508
1509
1510
1511
1512
1513
1514
1515
1516
1517
1518
1519
1520
1521
1522
1523
1524
1525
1526
1527
1528
1529
1530
1531
1532
1533
1534
1535
1536
1537
1538
1539
1540
1541
1542
1543
1544
1545
1546
1547
1548
1549
1550
1551
1552
1553
1554
1555
1556
1557
1558
1559
1560
1561
1562
1563
1564
1565
1566
1567
1568
1569
1570
1571
1572
1573
1574
1575
1576
1577
1578
1579
1580
1581
1582
1583
1584
1585
1586
1587
1588
1589
1590
1591
1592
1593
1594
1595
1596
1597
1598
1599
1600
1601
1602
1603
1604
1605
1606
1607
1608
1609
1610
1611
1612
1613
1614
1615
1616
1617
1618
1619
1620
1621
1622
1623
1624
1625
1626
1627
1628
1629
1630
1631
1632
1633
1634
1635
1636
1637
1638
1639
1640
1641
1642
1643
1644
1645
1646
1647
1648
1649
1650
1651
1652
1653
1654
1655
1656
1657
1658
1659
1660
1661
1662
1663
1664
1665
1666
1667
1668
1669
1670
1671
1672
1673
1674
1675
1676
1677
1678
1679
1680
1681
1682
1683
1684
1685
1686
1687
1688
1689
1690
1691
1692
1693
1694
1695
1696
1697
1698
1699
1700
1701
1702
1703
1704
1705
1706
1707
1708
1709
1710
1711
1712
1713
1714
1715
1716
1717
1718
1719
1720
1721
1722
1723
1724
1725
1726
1727
1728
1729
1730
1731
1732
1733
1734
1735
1736
1737
1738
1739
1740
1741
1742
1743
1744
1745
1746
1747
1748
1749
1750
1751
1752
1753
1754
1755
1756
1757
1758
1759
1760
1761
1762
1763
1764
1765
1766
1767
1768
1769
1770
1771
1772
1773
1774
1775
1776
1777
1778
1779
1780
1781
1782
1783
1784
1785
1786
1787
1788
1789
1790
1791
1792
1793
1794
1795
1796
1797
1798
1799
1800
1801
1802
1803
1804
1805
1806
1807
1808
1809
1810
1811
1812
1813
1814
1815
1816
1817
1818
1819
1820
1821
1822
1823
1824
1825
1826
1827
1828
1829
1830
1831
1832
1833
1834
1835
1836
1837
1838
1839
1840
1841
1842
1843
1844
1845
1846
1847
1848
1849
1850
1851
1852
1853
1854
1855
1856
1857
1858
1859
1860
1861
1862
1863
1864
1865
1866
1867
1868
1869
1870
1871
1872
1873
1874
1875
1876
1877
1878
1879
1880
1881
1882
1883
1884
1885
1886
1887
1888
1889
1890
1891
1892
1893
1894
1895
1896
1897
1898
1899
1900
1901
1902
1903
1904
1905
1906
1907
1908
1909
1910
1911
1912
1913
1914
1915
1916
1917
1918
1919
1920
1921
1922
1923
1924
1925
1926
1927
1928
1929
1930
1931
1932
1933
1934
1935
1936
1937
1938
1939
1940
1941
1942
1943
1944
1945
1946
1947
1948
1949
1950
1951
1952
1953
1954
1955
1956
1957
1958
1959
1960
1961
1962
1963
1964
1965
1966
1967
1968
1969
1970
1971
1972
1973
1974
1975
1976
1977
1978
1979
1980
1981
1982
1983
1984
1985
1986
1987
1988
1989
1990
1991
1992
1993
1994
1995
1996
1997
1998
1999
2000
2001
2002
2003
2004
2005
2006
2007
2008
2009
2010
2011
2012
2013
2014
2015
2016
2017
2018
2019
2020
2021
2022
2023
2024
2025
2026
2027
2028
2029
2030
2031
2032
2033
2034
2035
2036
2037
2038
2039
2040
2041
2042
2043
2044
2045
2046
2047
2048
2049
2050
2051
2052
2053
2054
2055
2056
2057
2058
2059
2060
2061
2062
2063
2064
2065
2066
2067
2068
2069
2070
2071
2072
2073
2074
2075
2076
2077
2078
2079
2080
2081
2082
2083
2084
2085
2086
2087
2088
2089
2090
2091
2092
2093
2094
2095
2096
2097
2098
2099
2100
2101
2102
2103
2104
2105
2106
2107
2108
2109
2110
2111
2112
2113
2114
2115
2116
2117
2118
2119
2120
2121
2122
2123
2124
2125
2126
2127
2128
2129
2130
2131
2132
2133
2134
2135
2136
2137
2138
2139
2140
2141
2142
2143
2144
2145
2146
2147
2148
2149
2150
2151
2152
2153
2154
2155
2156
2157
2158
2159
2160
2161
2162
2163
2164
2165
2166
2167
2168
2169
2170
2171
2172
2173
2174
2175
2176
2177
2178
2179
2180
2181
2182
2183
2184
2185
2186
2187
2188
2189
2190
2191
2192
2193
2194
2195
2196
2197
2198
2199
2200
2201
2202
2203
2204
2205
2206
2207
2208
2209
2210
2211
2212
2213
2214
2215
2216
2217
2218
2219
2220
2221
2222
2223
2224
2225
2226
2227
2228
2229
2230
2231
2232
2233
2234
2235
2236
2237
2238
2239
2240
2241
2242
2243
2244
2245
2246
2247
2248
2249
2250
2251
2252
2253
2254
2255
2256
2257
2258
2259
2260
2261
2262
2263
2264
2265
2266
2267
2268
2269
|
/* SPDX-License-Identifier: GPL-2.0 */
/*
* Copyright (C) 2018-2022 Marvell International Ltd.
*
* Configuration and status register (CSR) type definitions for
* Octeon ilk.
*/
#ifndef __CVMX_ILK_DEFS_H__
#define __CVMX_ILK_DEFS_H__
#define CVMX_ILK_BIST_SUM (0x0001180014000038ull)
#define CVMX_ILK_GBL_CFG (0x0001180014000000ull)
#define CVMX_ILK_GBL_ERR_CFG (0x0001180014000058ull)
#define CVMX_ILK_GBL_INT (0x0001180014000008ull)
#define CVMX_ILK_GBL_INT_EN (0x0001180014000010ull)
#define CVMX_ILK_INT_SUM (0x0001180014000030ull)
#define CVMX_ILK_LNEX_TRN_CTL(offset) \
(0x00011800140380F0ull + ((offset) & 15) * 1024)
#define CVMX_ILK_LNEX_TRN_LD(offset) \
(0x00011800140380E0ull + ((offset) & 15) * 1024)
#define CVMX_ILK_LNEX_TRN_LP(offset) \
(0x00011800140380E8ull + ((offset) & 15) * 1024)
#define CVMX_ILK_LNE_DBG (0x0001180014030008ull)
#define CVMX_ILK_LNE_STS_MSG (0x0001180014030000ull)
#define CVMX_ILK_RID_CFG (0x0001180014000050ull)
#define CVMX_ILK_RXF_IDX_PMAP (0x0001180014000020ull)
#define CVMX_ILK_RXF_MEM_PMAP (0x0001180014000028ull)
#define CVMX_ILK_RXX_BYTE_CNTX(offset, block_id) \
(0x0001180014023000ull + \
(((offset) & 255) + ((block_id) & 1) * 0x800ull) * 8)
#define CVMX_ILK_RXX_CAL_ENTRYX(offset, block_id) \
(0x0001180014021000ull + \
(((offset) & 511) + ((block_id) & 1) * 0x800ull) * 8)
#define CVMX_ILK_RXX_CFG0(offset) (0x0001180014020000ull + ((offset) & 1) * 16384)
#define CVMX_ILK_RXX_CFG1(offset) (0x0001180014020008ull + ((offset) & 1) * 16384)
#define CVMX_ILK_RXX_CHAX(offset, block_id) \
(0x0001180014002000ull + \
(((offset) & 255) + ((block_id) & 1) * 0x200ull) * 8)
#define CVMX_ILK_RXX_CHA_XONX(offset, block_id) \
(0x0001180014020400ull + (((offset) & 3) + ((block_id) & 1) * 0x800ull) * 8)
#define CVMX_ILK_RXX_ERR_CFG(offset) \
(0x00011800140200E0ull + ((offset) & 1) * 16384)
#define CVMX_ILK_RXX_FLOW_CTL0(offset) \
(0x0001180014020090ull + ((offset) & 1) * 16384)
#define CVMX_ILK_RXX_FLOW_CTL1(offset) \
(0x0001180014020098ull + ((offset) & 1) * 16384)
#define CVMX_ILK_RXX_IDX_CAL(offset) \
(0x00011800140200A0ull + ((offset) & 1) * 16384)
#define CVMX_ILK_RXX_IDX_STAT0(offset) \
(0x0001180014020070ull + ((offset) & 1) * 16384)
#define CVMX_ILK_RXX_IDX_STAT1(offset) \
(0x0001180014020078ull + ((offset) & 1) * 16384)
#define CVMX_ILK_RXX_INT(offset) (0x0001180014020010ull + ((offset) & 1) * 16384)
#define CVMX_ILK_RXX_INT_EN(offset) \
(0x0001180014020018ull + ((offset) & 1) * 16384)
#define CVMX_ILK_RXX_JABBER(offset) \
(0x00011800140200B8ull + ((offset) & 1) * 16384)
#define CVMX_ILK_RXX_MEM_CAL0(offset) \
(0x00011800140200A8ull + ((offset) & 1) * 16384)
#define CVMX_ILK_RXX_MEM_CAL1(offset) \
(0x00011800140200B0ull + ((offset) & 1) * 16384)
#define CVMX_ILK_RXX_MEM_STAT0(offset) \
(0x0001180014020080ull + ((offset) & 1) * 16384)
#define CVMX_ILK_RXX_MEM_STAT1(offset) \
(0x0001180014020088ull + ((offset) & 1) * 16384)
#define CVMX_ILK_RXX_PKT_CNTX(offset, block_id) \
(0x0001180014022000ull + \
(((offset) & 255) + ((block_id) & 1) * 0x800ull) * 8)
#define CVMX_ILK_RXX_RID(offset) (0x00011800140200C0ull + ((offset) & 1) * 16384)
#define CVMX_ILK_RXX_STAT0(offset) \
(0x0001180014020020ull + ((offset) & 1) * 16384)
#define CVMX_ILK_RXX_STAT1(offset) \
(0x0001180014020028ull + ((offset) & 1) * 16384)
#define CVMX_ILK_RXX_STAT2(offset) \
(0x0001180014020030ull + ((offset) & 1) * 16384)
#define CVMX_ILK_RXX_STAT3(offset) \
(0x0001180014020038ull + ((offset) & 1) * 16384)
#define CVMX_ILK_RXX_STAT4(offset) \
(0x0001180014020040ull + ((offset) & 1) * 16384)
#define CVMX_ILK_RXX_STAT5(offset) \
(0x0001180014020048ull + ((offset) & 1) * 16384)
#define CVMX_ILK_RXX_STAT6(offset) \
(0x0001180014020050ull + ((offset) & 1) * 16384)
#define CVMX_ILK_RXX_STAT7(offset) \
(0x0001180014020058ull + ((offset) & 1) * 16384)
#define CVMX_ILK_RXX_STAT8(offset) \
(0x0001180014020060ull + ((offset) & 1) * 16384)
#define CVMX_ILK_RXX_STAT9(offset) \
(0x0001180014020068ull + ((offset) & 1) * 16384)
#define CVMX_ILK_RX_LNEX_CFG(offset) \
(0x0001180014038000ull + ((offset) & 15) * 1024)
#define CVMX_ILK_RX_LNEX_INT(offset) \
(0x0001180014038008ull + ((offset) & 15) * 1024)
#define CVMX_ILK_RX_LNEX_INT_EN(offset) \
(0x0001180014038010ull + ((offset) & 7) * 1024)
#define CVMX_ILK_RX_LNEX_STAT0(offset) \
(0x0001180014038018ull + ((offset) & 15) * 1024)
#define CVMX_ILK_RX_LNEX_STAT1(offset) \
(0x0001180014038020ull + ((offset) & 15) * 1024)
#define CVMX_ILK_RX_LNEX_STAT10(offset) \
(0x0001180014038068ull + ((offset) & 15) * 1024)
#define CVMX_ILK_RX_LNEX_STAT2(offset) \
(0x0001180014038028ull + ((offset) & 15) * 1024)
#define CVMX_ILK_RX_LNEX_STAT3(offset) \
(0x0001180014038030ull + ((offset) & 15) * 1024)
#define CVMX_ILK_RX_LNEX_STAT4(offset) \
(0x0001180014038038ull + ((offset) & 15) * 1024)
#define CVMX_ILK_RX_LNEX_STAT5(offset) \
(0x0001180014038040ull + ((offset) & 15) * 1024)
#define CVMX_ILK_RX_LNEX_STAT6(offset) \
(0x0001180014038048ull + ((offset) & 15) * 1024)
#define CVMX_ILK_RX_LNEX_STAT7(offset) \
(0x0001180014038050ull + ((offset) & 15) * 1024)
#define CVMX_ILK_RX_LNEX_STAT8(offset) \
(0x0001180014038058ull + ((offset) & 15) * 1024)
#define CVMX_ILK_RX_LNEX_STAT9(offset) \
(0x0001180014038060ull + ((offset) & 15) * 1024)
#define CVMX_ILK_SER_CFG (0x0001180014000018ull)
#define CVMX_ILK_TXX_BYTE_CNTX(offset, block_id) \
(0x0001180014013000ull + \
(((offset) & 255) + ((block_id) & 1) * 0x800ull) * 8)
#define CVMX_ILK_TXX_CAL_ENTRYX(offset, block_id) \
(0x0001180014011000ull + \
(((offset) & 511) + ((block_id) & 1) * 0x800ull) * 8)
#define CVMX_ILK_TXX_CFG0(offset) (0x0001180014010000ull + ((offset) & 1) * 16384)
#define CVMX_ILK_TXX_CFG1(offset) (0x0001180014010008ull + ((offset) & 1) * 16384)
#define CVMX_ILK_TXX_CHA_XONX(offset, block_id) \
(0x0001180014010400ull + (((offset) & 3) + ((block_id) & 1) * 0x800ull) * 8)
#define CVMX_ILK_TXX_DBG(offset) (0x0001180014010070ull + ((offset) & 1) * 16384)
#define CVMX_ILK_TXX_ERR_CFG(offset) \
(0x00011800140100B0ull + ((offset) & 1) * 16384)
#define CVMX_ILK_TXX_FLOW_CTL0(offset) \
(0x0001180014010048ull + ((offset) & 1) * 16384)
#define CVMX_ILK_TXX_FLOW_CTL1(offset) \
(0x0001180014010050ull + ((offset) & 1) * 16384)
#define CVMX_ILK_TXX_IDX_CAL(offset) \
(0x0001180014010058ull + ((offset) & 1) * 16384)
#define CVMX_ILK_TXX_IDX_PMAP(offset) \
(0x0001180014010010ull + ((offset) & 1) * 16384)
#define CVMX_ILK_TXX_IDX_STAT0(offset) \
(0x0001180014010020ull + ((offset) & 1) * 16384)
#define CVMX_ILK_TXX_IDX_STAT1(offset) \
(0x0001180014010028ull + ((offset) & 1) * 16384)
#define CVMX_ILK_TXX_INT(offset) (0x0001180014010078ull + ((offset) & 1) * 16384)
#define CVMX_ILK_TXX_INT_EN(offset) \
(0x0001180014010080ull + ((offset) & 1) * 16384)
#define CVMX_ILK_TXX_MEM_CAL0(offset) \
(0x0001180014010060ull + ((offset) & 1) * 16384)
#define CVMX_ILK_TXX_MEM_CAL1(offset) \
(0x0001180014010068ull + ((offset) & 1) * 16384)
#define CVMX_ILK_TXX_MEM_PMAP(offset) \
(0x0001180014010018ull + ((offset) & 1) * 16384)
#define CVMX_ILK_TXX_MEM_STAT0(offset) \
(0x0001180014010030ull + ((offset) & 1) * 16384)
#define CVMX_ILK_TXX_MEM_STAT1(offset) \
(0x0001180014010038ull + ((offset) & 1) * 16384)
#define CVMX_ILK_TXX_PIPE(offset) (0x0001180014010088ull + ((offset) & 1) * 16384)
#define CVMX_ILK_TXX_PKT_CNTX(offset, block_id) \
(0x0001180014012000ull + \
(((offset) & 255) + ((block_id) & 1) * 0x800ull) * 8)
#define CVMX_ILK_TXX_RMATCH(offset) \
(0x0001180014010040ull + ((offset) & 1) * 16384)
/**
* cvmx_ilk_bist_sum
*/
union cvmx_ilk_bist_sum {
u64 u64;
struct cvmx_ilk_bist_sum_s {
u64 rxf_x2p : 1;
u64 rxf_mem19 : 1;
u64 rxf_mem18 : 1;
u64 rxf_mem17 : 1;
u64 rxf_mem16 : 1;
u64 rxf_mem15 : 1;
u64 reserved_52_57 : 6;
u64 rxf_mem8 : 1;
u64 rxf_mem7 : 1;
u64 rxf_mem6 : 1;
u64 rxf_mem5 : 1;
u64 rxf_mem4 : 1;
u64 rxf_mem3 : 1;
u64 reserved_36_45 : 10;
u64 rle7_dsk1 : 1;
u64 rle7_dsk0 : 1;
u64 rle6_dsk1 : 1;
u64 rle6_dsk0 : 1;
u64 rle5_dsk1 : 1;
u64 rle5_dsk0 : 1;
u64 rle4_dsk1 : 1;
u64 rle4_dsk0 : 1;
u64 rle3_dsk1 : 1;
u64 rle3_dsk0 : 1;
u64 rle2_dsk1 : 1;
u64 rle2_dsk0 : 1;
u64 rle1_dsk1 : 1;
u64 rle1_dsk0 : 1;
u64 rle0_dsk1 : 1;
u64 rle0_dsk0 : 1;
u64 rlk1_pmap : 1;
u64 reserved_18_18 : 1;
u64 rlk1_fwc : 1;
u64 reserved_16_16 : 1;
u64 rlk0_pmap : 1;
u64 rlk0_stat1 : 1;
u64 rlk0_fwc : 1;
u64 rlk0_stat : 1;
u64 tlk1_stat1 : 1;
u64 tlk1_fwc : 1;
u64 reserved_9_9 : 1;
u64 tlk1_txf2 : 1;
u64 tlk1_txf1 : 1;
u64 tlk1_txf0 : 1;
u64 tlk0_stat1 : 1;
u64 tlk0_fwc : 1;
u64 reserved_3_3 : 1;
u64 tlk0_txf2 : 1;
u64 tlk0_txf1 : 1;
u64 tlk0_txf0 : 1;
} s;
struct cvmx_ilk_bist_sum_cn68xx {
u64 reserved_58_63 : 6;
u64 rxf_x2p1 : 1;
u64 rxf_x2p0 : 1;
u64 rxf_pmap : 1;
u64 rxf_mem2 : 1;
u64 rxf_mem1 : 1;
u64 rxf_mem0 : 1;
u64 reserved_36_51 : 16;
u64 rle7_dsk1 : 1;
u64 rle7_dsk0 : 1;
u64 rle6_dsk1 : 1;
u64 rle6_dsk0 : 1;
u64 rle5_dsk1 : 1;
u64 rle5_dsk0 : 1;
u64 rle4_dsk1 : 1;
u64 rle4_dsk0 : 1;
u64 rle3_dsk1 : 1;
u64 rle3_dsk0 : 1;
u64 rle2_dsk1 : 1;
u64 rle2_dsk0 : 1;
u64 rle1_dsk1 : 1;
u64 rle1_dsk0 : 1;
u64 rle0_dsk1 : 1;
u64 rle0_dsk0 : 1;
u64 reserved_19_19 : 1;
u64 rlk1_stat1 : 1;
u64 rlk1_fwc : 1;
u64 rlk1_stat : 1;
u64 reserved_15_15 : 1;
u64 rlk0_stat1 : 1;
u64 rlk0_fwc : 1;
u64 rlk0_stat : 1;
u64 tlk1_stat1 : 1;
u64 tlk1_fwc : 1;
u64 tlk1_stat0 : 1;
u64 tlk1_txf2 : 1;
u64 tlk1_txf1 : 1;
u64 tlk1_txf0 : 1;
u64 tlk0_stat1 : 1;
u64 tlk0_fwc : 1;
u64 tlk0_stat0 : 1;
u64 tlk0_txf2 : 1;
u64 tlk0_txf1 : 1;
u64 tlk0_txf0 : 1;
} cn68xx;
struct cvmx_ilk_bist_sum_cn68xxp1 {
u64 reserved_58_63 : 6;
u64 rxf_x2p1 : 1;
u64 rxf_x2p0 : 1;
u64 rxf_pmap : 1;
u64 rxf_mem2 : 1;
u64 rxf_mem1 : 1;
u64 rxf_mem0 : 1;
u64 reserved_36_51 : 16;
u64 rle7_dsk1 : 1;
u64 rle7_dsk0 : 1;
u64 rle6_dsk1 : 1;
u64 rle6_dsk0 : 1;
u64 rle5_dsk1 : 1;
u64 rle5_dsk0 : 1;
u64 rle4_dsk1 : 1;
u64 rle4_dsk0 : 1;
u64 rle3_dsk1 : 1;
u64 rle3_dsk0 : 1;
u64 rle2_dsk1 : 1;
u64 rle2_dsk0 : 1;
u64 rle1_dsk1 : 1;
u64 rle1_dsk0 : 1;
u64 rle0_dsk1 : 1;
u64 rle0_dsk0 : 1;
u64 reserved_18_19 : 2;
u64 rlk1_fwc : 1;
u64 rlk1_stat : 1;
u64 reserved_14_15 : 2;
u64 rlk0_fwc : 1;
u64 rlk0_stat : 1;
u64 reserved_11_11 : 1;
u64 tlk1_fwc : 1;
u64 tlk1_stat : 1;
u64 tlk1_txf2 : 1;
u64 tlk1_txf1 : 1;
u64 tlk1_txf0 : 1;
u64 reserved_5_5 : 1;
u64 tlk0_fwc : 1;
u64 tlk0_stat : 1;
u64 tlk0_txf2 : 1;
u64 tlk0_txf1 : 1;
u64 tlk0_txf0 : 1;
} cn68xxp1;
struct cvmx_ilk_bist_sum_cn78xx {
u64 rxf_x2p : 1;
u64 rxf_mem19 : 1;
u64 rxf_mem18 : 1;
u64 rxf_mem17 : 1;
u64 rxf_mem16 : 1;
u64 rxf_mem15 : 1;
u64 rxf_mem14 : 1;
u64 rxf_mem13 : 1;
u64 rxf_mem12 : 1;
u64 rxf_mem11 : 1;
u64 rxf_mem10 : 1;
u64 rxf_mem9 : 1;
u64 rxf_mem8 : 1;
u64 rxf_mem7 : 1;
u64 rxf_mem6 : 1;
u64 rxf_mem5 : 1;
u64 rxf_mem4 : 1;
u64 rxf_mem3 : 1;
u64 rxf_mem2 : 1;
u64 rxf_mem1 : 1;
u64 rxf_mem0 : 1;
u64 reserved_36_42 : 7;
u64 rle7_dsk1 : 1;
u64 rle7_dsk0 : 1;
u64 rle6_dsk1 : 1;
u64 rle6_dsk0 : 1;
u64 rle5_dsk1 : 1;
u64 rle5_dsk0 : 1;
u64 rle4_dsk1 : 1;
u64 rle4_dsk0 : 1;
u64 rle3_dsk1 : 1;
u64 rle3_dsk0 : 1;
u64 rle2_dsk1 : 1;
u64 rle2_dsk0 : 1;
u64 rle1_dsk1 : 1;
u64 rle1_dsk0 : 1;
u64 rle0_dsk1 : 1;
u64 rle0_dsk0 : 1;
u64 rlk1_pmap : 1;
u64 rlk1_stat : 1;
u64 rlk1_fwc : 1;
u64 rlk1_stat1 : 1;
u64 rlk0_pmap : 1;
u64 rlk0_stat1 : 1;
u64 rlk0_fwc : 1;
u64 rlk0_stat : 1;
u64 tlk1_stat1 : 1;
u64 tlk1_fwc : 1;
u64 tlk1_stat0 : 1;
u64 tlk1_txf2 : 1;
u64 tlk1_txf1 : 1;
u64 tlk1_txf0 : 1;
u64 tlk0_stat1 : 1;
u64 tlk0_fwc : 1;
u64 tlk0_stat0 : 1;
u64 tlk0_txf2 : 1;
u64 tlk0_txf1 : 1;
u64 tlk0_txf0 : 1;
} cn78xx;
struct cvmx_ilk_bist_sum_cn78xx cn78xxp1;
};
typedef union cvmx_ilk_bist_sum cvmx_ilk_bist_sum_t;
/**
* cvmx_ilk_gbl_cfg
*/
union cvmx_ilk_gbl_cfg {
u64 u64;
struct cvmx_ilk_gbl_cfg_s {
u64 reserved_4_63 : 60;
u64 rid_rstdis : 1;
u64 reset : 1;
u64 cclk_dis : 1;
u64 rxf_xlink : 1;
} s;
struct cvmx_ilk_gbl_cfg_s cn68xx;
struct cvmx_ilk_gbl_cfg_cn68xxp1 {
u64 reserved_2_63 : 62;
u64 cclk_dis : 1;
u64 rxf_xlink : 1;
} cn68xxp1;
struct cvmx_ilk_gbl_cfg_s cn78xx;
struct cvmx_ilk_gbl_cfg_s cn78xxp1;
};
typedef union cvmx_ilk_gbl_cfg cvmx_ilk_gbl_cfg_t;
/**
* cvmx_ilk_gbl_err_cfg
*/
union cvmx_ilk_gbl_err_cfg {
u64 u64;
struct cvmx_ilk_gbl_err_cfg_s {
u64 reserved_20_63 : 44;
u64 rxf_flip : 2;
u64 x2p_flip : 2;
u64 reserved_2_15 : 14;
u64 rxf_cor_dis : 1;
u64 x2p_cor_dis : 1;
} s;
struct cvmx_ilk_gbl_err_cfg_s cn78xx;
struct cvmx_ilk_gbl_err_cfg_s cn78xxp1;
};
typedef union cvmx_ilk_gbl_err_cfg cvmx_ilk_gbl_err_cfg_t;
/**
* cvmx_ilk_gbl_int
*/
union cvmx_ilk_gbl_int {
u64 u64;
struct cvmx_ilk_gbl_int_s {
u64 reserved_9_63 : 55;
u64 x2p_dbe : 1;
u64 x2p_sbe : 1;
u64 rxf_dbe : 1;
u64 rxf_sbe : 1;
u64 rxf_push_full : 1;
u64 rxf_pop_empty : 1;
u64 rxf_ctl_perr : 1;
u64 rxf_lnk1_perr : 1;
u64 rxf_lnk0_perr : 1;
} s;
struct cvmx_ilk_gbl_int_cn68xx {
u64 reserved_5_63 : 59;
u64 rxf_push_full : 1;
u64 rxf_pop_empty : 1;
u64 rxf_ctl_perr : 1;
u64 rxf_lnk1_perr : 1;
u64 rxf_lnk0_perr : 1;
} cn68xx;
struct cvmx_ilk_gbl_int_cn68xx cn68xxp1;
struct cvmx_ilk_gbl_int_s cn78xx;
struct cvmx_ilk_gbl_int_s cn78xxp1;
};
typedef union cvmx_ilk_gbl_int cvmx_ilk_gbl_int_t;
/**
* cvmx_ilk_gbl_int_en
*/
union cvmx_ilk_gbl_int_en {
u64 u64;
struct cvmx_ilk_gbl_int_en_s {
u64 reserved_5_63 : 59;
u64 rxf_push_full : 1;
u64 rxf_pop_empty : 1;
u64 rxf_ctl_perr : 1;
u64 rxf_lnk1_perr : 1;
u64 rxf_lnk0_perr : 1;
} s;
struct cvmx_ilk_gbl_int_en_s cn68xx;
struct cvmx_ilk_gbl_int_en_s cn68xxp1;
};
typedef union cvmx_ilk_gbl_int_en cvmx_ilk_gbl_int_en_t;
/**
* cvmx_ilk_int_sum
*/
union cvmx_ilk_int_sum {
u64 u64;
struct cvmx_ilk_int_sum_s {
u64 reserved_13_63 : 51;
u64 rle7_int : 1;
u64 rle6_int : 1;
u64 rle5_int : 1;
u64 rle4_int : 1;
u64 rle3_int : 1;
u64 rle2_int : 1;
u64 rle1_int : 1;
u64 rle0_int : 1;
u64 rlk1_int : 1;
u64 rlk0_int : 1;
u64 tlk1_int : 1;
u64 tlk0_int : 1;
u64 gbl_int : 1;
} s;
struct cvmx_ilk_int_sum_s cn68xx;
struct cvmx_ilk_int_sum_s cn68xxp1;
};
typedef union cvmx_ilk_int_sum cvmx_ilk_int_sum_t;
/**
* cvmx_ilk_lne#_trn_ctl
*/
union cvmx_ilk_lnex_trn_ctl {
u64 u64;
struct cvmx_ilk_lnex_trn_ctl_s {
u64 reserved_4_63 : 60;
u64 trn_lock : 1;
u64 trn_done : 1;
u64 trn_ena : 1;
u64 eie_det : 1;
} s;
struct cvmx_ilk_lnex_trn_ctl_s cn78xx;
struct cvmx_ilk_lnex_trn_ctl_s cn78xxp1;
};
typedef union cvmx_ilk_lnex_trn_ctl cvmx_ilk_lnex_trn_ctl_t;
/**
* cvmx_ilk_lne#_trn_ld
*/
union cvmx_ilk_lnex_trn_ld {
u64 u64;
struct cvmx_ilk_lnex_trn_ld_s {
u64 lp_manual : 1;
u64 reserved_49_62 : 14;
u64 ld_cu_val : 1;
u64 ld_cu_dat : 16;
u64 reserved_17_31 : 15;
u64 ld_sr_val : 1;
u64 ld_sr_dat : 16;
} s;
struct cvmx_ilk_lnex_trn_ld_s cn78xx;
struct cvmx_ilk_lnex_trn_ld_s cn78xxp1;
};
typedef union cvmx_ilk_lnex_trn_ld cvmx_ilk_lnex_trn_ld_t;
/**
* cvmx_ilk_lne#_trn_lp
*/
union cvmx_ilk_lnex_trn_lp {
u64 u64;
struct cvmx_ilk_lnex_trn_lp_s {
u64 reserved_49_63 : 15;
u64 lp_cu_val : 1;
u64 lp_cu_dat : 16;
u64 reserved_17_31 : 15;
u64 lp_sr_val : 1;
u64 lp_sr_dat : 16;
} s;
struct cvmx_ilk_lnex_trn_lp_s cn78xx;
struct cvmx_ilk_lnex_trn_lp_s cn78xxp1;
};
typedef union cvmx_ilk_lnex_trn_lp cvmx_ilk_lnex_trn_lp_t;
/**
* cvmx_ilk_lne_dbg
*/
union cvmx_ilk_lne_dbg {
u64 u64;
struct cvmx_ilk_lne_dbg_s {
u64 reserved_60_63 : 4;
u64 tx_bad_crc32 : 1;
u64 tx_bad_6467_cnt : 5;
u64 tx_bad_sync_cnt : 3;
u64 tx_bad_scram_cnt : 3;
u64 tx_bad_lane_sel : 16;
u64 tx_dis_dispr : 16;
u64 tx_dis_scram : 16;
} s;
struct cvmx_ilk_lne_dbg_cn68xx {
u64 reserved_60_63 : 4;
u64 tx_bad_crc32 : 1;
u64 tx_bad_6467_cnt : 5;
u64 tx_bad_sync_cnt : 3;
u64 tx_bad_scram_cnt : 3;
u64 reserved_40_47 : 8;
u64 tx_bad_lane_sel : 8;
u64 reserved_24_31 : 8;
u64 tx_dis_dispr : 8;
u64 reserved_8_15 : 8;
u64 tx_dis_scram : 8;
} cn68xx;
struct cvmx_ilk_lne_dbg_cn68xx cn68xxp1;
struct cvmx_ilk_lne_dbg_s cn78xx;
struct cvmx_ilk_lne_dbg_s cn78xxp1;
};
typedef union cvmx_ilk_lne_dbg cvmx_ilk_lne_dbg_t;
/**
* cvmx_ilk_lne_sts_msg
*/
union cvmx_ilk_lne_sts_msg {
u64 u64;
struct cvmx_ilk_lne_sts_msg_s {
u64 rx_lnk_stat : 16;
u64 rx_lne_stat : 16;
u64 tx_lnk_stat : 16;
u64 tx_lne_stat : 16;
} s;
struct cvmx_ilk_lne_sts_msg_cn68xx {
u64 reserved_56_63 : 8;
u64 rx_lnk_stat : 8;
u64 reserved_40_47 : 8;
u64 rx_lne_stat : 8;
u64 reserved_24_31 : 8;
u64 tx_lnk_stat : 8;
u64 reserved_8_15 : 8;
u64 tx_lne_stat : 8;
} cn68xx;
struct cvmx_ilk_lne_sts_msg_cn68xx cn68xxp1;
struct cvmx_ilk_lne_sts_msg_s cn78xx;
struct cvmx_ilk_lne_sts_msg_s cn78xxp1;
};
typedef union cvmx_ilk_lne_sts_msg cvmx_ilk_lne_sts_msg_t;
/**
* cvmx_ilk_rid_cfg
*/
union cvmx_ilk_rid_cfg {
u64 u64;
struct cvmx_ilk_rid_cfg_s {
u64 reserved_39_63 : 25;
u64 max_cnt : 7;
u64 reserved_7_31 : 25;
u64 base : 7;
} s;
struct cvmx_ilk_rid_cfg_s cn78xx;
struct cvmx_ilk_rid_cfg_s cn78xxp1;
};
typedef union cvmx_ilk_rid_cfg cvmx_ilk_rid_cfg_t;
/**
* cvmx_ilk_rx#_byte_cnt#
*/
union cvmx_ilk_rxx_byte_cntx {
u64 u64;
struct cvmx_ilk_rxx_byte_cntx_s {
u64 reserved_40_63 : 24;
u64 rx_bytes : 40;
} s;
struct cvmx_ilk_rxx_byte_cntx_s cn78xx;
struct cvmx_ilk_rxx_byte_cntx_s cn78xxp1;
};
typedef union cvmx_ilk_rxx_byte_cntx cvmx_ilk_rxx_byte_cntx_t;
/**
* cvmx_ilk_rx#_cal_entry#
*/
union cvmx_ilk_rxx_cal_entryx {
u64 u64;
struct cvmx_ilk_rxx_cal_entryx_s {
u64 reserved_34_63 : 30;
u64 ctl : 2;
u64 reserved_8_31 : 24;
u64 channel : 8;
} s;
struct cvmx_ilk_rxx_cal_entryx_s cn78xx;
struct cvmx_ilk_rxx_cal_entryx_s cn78xxp1;
};
typedef union cvmx_ilk_rxx_cal_entryx cvmx_ilk_rxx_cal_entryx_t;
/**
* cvmx_ilk_rx#_cfg0
*/
union cvmx_ilk_rxx_cfg0 {
u64 u64;
struct cvmx_ilk_rxx_cfg0_s {
u64 ext_lpbk_fc : 1;
u64 ext_lpbk : 1;
u64 reserved_60_61 : 2;
u64 lnk_stats_wrap : 1;
u64 bcw_push : 1;
u64 mproto_ign : 1;
u64 ptrn_mode : 1;
u64 lnk_stats_rdclr : 1;
u64 lnk_stats_ena : 1;
u64 mltuse_fc_ena : 1;
u64 cal_ena : 1;
u64 mfrm_len : 13;
u64 brst_shrt : 7;
u64 lane_rev : 1;
u64 brst_max : 5;
u64 reserved_25_25 : 1;
u64 cal_depth : 9;
u64 lane_ena : 16;
} s;
struct cvmx_ilk_rxx_cfg0_cn68xx {
u64 ext_lpbk_fc : 1;
u64 ext_lpbk : 1;
u64 reserved_60_61 : 2;
u64 lnk_stats_wrap : 1;
u64 bcw_push : 1;
u64 mproto_ign : 1;
u64 ptrn_mode : 1;
u64 lnk_stats_rdclr : 1;
u64 lnk_stats_ena : 1;
u64 mltuse_fc_ena : 1;
u64 cal_ena : 1;
u64 mfrm_len : 13;
u64 brst_shrt : 7;
u64 lane_rev : 1;
u64 brst_max : 5;
u64 reserved_25_25 : 1;
u64 cal_depth : 9;
u64 reserved_8_15 : 8;
u64 lane_ena : 8;
} cn68xx;
struct cvmx_ilk_rxx_cfg0_cn68xxp1 {
u64 ext_lpbk_fc : 1;
u64 ext_lpbk : 1;
u64 reserved_57_61 : 5;
u64 ptrn_mode : 1;
u64 lnk_stats_rdclr : 1;
u64 lnk_stats_ena : 1;
u64 mltuse_fc_ena : 1;
u64 cal_ena : 1;
u64 mfrm_len : 13;
u64 brst_shrt : 7;
u64 lane_rev : 1;
u64 brst_max : 5;
u64 reserved_25_25 : 1;
u64 cal_depth : 9;
u64 reserved_8_15 : 8;
u64 lane_ena : 8;
} cn68xxp1;
struct cvmx_ilk_rxx_cfg0_s cn78xx;
struct cvmx_ilk_rxx_cfg0_s cn78xxp1;
};
typedef union cvmx_ilk_rxx_cfg0 cvmx_ilk_rxx_cfg0_t;
/**
* cvmx_ilk_rx#_cfg1
*/
union cvmx_ilk_rxx_cfg1 {
u64 u64;
struct cvmx_ilk_rxx_cfg1_s {
u64 reserved_62_63 : 2;
u64 rx_fifo_cnt : 12;
u64 reserved_49_49 : 1;
u64 rx_fifo_hwm : 13;
u64 reserved_35_35 : 1;
u64 rx_fifo_max : 13;
u64 pkt_flush : 1;
u64 pkt_ena : 1;
u64 la_mode : 1;
u64 tx_link_fc : 1;
u64 rx_link_fc : 1;
u64 rx_align_ena : 1;
u64 rx_bdry_lock_ena : 16;
} s;
struct cvmx_ilk_rxx_cfg1_cn68xx {
u64 reserved_62_63 : 2;
u64 rx_fifo_cnt : 12;
u64 reserved_48_49 : 2;
u64 rx_fifo_hwm : 12;
u64 reserved_34_35 : 2;
u64 rx_fifo_max : 12;
u64 pkt_flush : 1;
u64 pkt_ena : 1;
u64 la_mode : 1;
u64 tx_link_fc : 1;
u64 rx_link_fc : 1;
u64 rx_align_ena : 1;
u64 reserved_8_15 : 8;
u64 rx_bdry_lock_ena : 8;
} cn68xx;
struct cvmx_ilk_rxx_cfg1_cn68xx cn68xxp1;
struct cvmx_ilk_rxx_cfg1_s cn78xx;
struct cvmx_ilk_rxx_cfg1_s cn78xxp1;
};
typedef union cvmx_ilk_rxx_cfg1 cvmx_ilk_rxx_cfg1_t;
/**
* cvmx_ilk_rx#_cha#
*/
union cvmx_ilk_rxx_chax {
u64 u64;
struct cvmx_ilk_rxx_chax_s {
u64 reserved_6_63 : 58;
u64 port_kind : 6;
} s;
struct cvmx_ilk_rxx_chax_s cn78xx;
struct cvmx_ilk_rxx_chax_s cn78xxp1;
};
typedef union cvmx_ilk_rxx_chax cvmx_ilk_rxx_chax_t;
/**
* cvmx_ilk_rx#_cha_xon#
*/
union cvmx_ilk_rxx_cha_xonx {
u64 u64;
struct cvmx_ilk_rxx_cha_xonx_s {
u64 xon : 64;
} s;
struct cvmx_ilk_rxx_cha_xonx_s cn78xx;
struct cvmx_ilk_rxx_cha_xonx_s cn78xxp1;
};
typedef union cvmx_ilk_rxx_cha_xonx cvmx_ilk_rxx_cha_xonx_t;
/**
* cvmx_ilk_rx#_err_cfg
*/
union cvmx_ilk_rxx_err_cfg {
u64 u64;
struct cvmx_ilk_rxx_err_cfg_s {
u64 reserved_20_63 : 44;
u64 fwc_flip : 2;
u64 pmap_flip : 2;
u64 reserved_2_15 : 14;
u64 fwc_cor_dis : 1;
u64 pmap_cor_dis : 1;
} s;
struct cvmx_ilk_rxx_err_cfg_s cn78xx;
struct cvmx_ilk_rxx_err_cfg_s cn78xxp1;
};
typedef union cvmx_ilk_rxx_err_cfg cvmx_ilk_rxx_err_cfg_t;
/**
* cvmx_ilk_rx#_flow_ctl0
*/
union cvmx_ilk_rxx_flow_ctl0 {
u64 u64;
struct cvmx_ilk_rxx_flow_ctl0_s {
u64 status : 64;
} s;
struct cvmx_ilk_rxx_flow_ctl0_s cn68xx;
struct cvmx_ilk_rxx_flow_ctl0_s cn68xxp1;
};
typedef union cvmx_ilk_rxx_flow_ctl0 cvmx_ilk_rxx_flow_ctl0_t;
/**
* cvmx_ilk_rx#_flow_ctl1
*/
union cvmx_ilk_rxx_flow_ctl1 {
u64 u64;
struct cvmx_ilk_rxx_flow_ctl1_s {
u64 status : 64;
} s;
struct cvmx_ilk_rxx_flow_ctl1_s cn68xx;
struct cvmx_ilk_rxx_flow_ctl1_s cn68xxp1;
};
typedef union cvmx_ilk_rxx_flow_ctl1 cvmx_ilk_rxx_flow_ctl1_t;
/**
* cvmx_ilk_rx#_idx_cal
*/
union cvmx_ilk_rxx_idx_cal {
u64 u64;
struct cvmx_ilk_rxx_idx_cal_s {
u64 reserved_14_63 : 50;
u64 inc : 6;
u64 reserved_6_7 : 2;
u64 index : 6;
} s;
struct cvmx_ilk_rxx_idx_cal_s cn68xx;
struct cvmx_ilk_rxx_idx_cal_s cn68xxp1;
};
typedef union cvmx_ilk_rxx_idx_cal cvmx_ilk_rxx_idx_cal_t;
/**
* cvmx_ilk_rx#_idx_stat0
*/
union cvmx_ilk_rxx_idx_stat0 {
u64 u64;
struct cvmx_ilk_rxx_idx_stat0_s {
u64 reserved_32_63 : 32;
u64 clr : 1;
u64 reserved_24_30 : 7;
u64 inc : 8;
u64 reserved_8_15 : 8;
u64 index : 8;
} s;
struct cvmx_ilk_rxx_idx_stat0_s cn68xx;
struct cvmx_ilk_rxx_idx_stat0_s cn68xxp1;
};
typedef union cvmx_ilk_rxx_idx_stat0 cvmx_ilk_rxx_idx_stat0_t;
/**
* cvmx_ilk_rx#_idx_stat1
*/
union cvmx_ilk_rxx_idx_stat1 {
u64 u64;
struct cvmx_ilk_rxx_idx_stat1_s {
u64 reserved_32_63 : 32;
u64 clr : 1;
u64 reserved_24_30 : 7;
u64 inc : 8;
u64 reserved_8_15 : 8;
u64 index : 8;
} s;
struct cvmx_ilk_rxx_idx_stat1_s cn68xx;
struct cvmx_ilk_rxx_idx_stat1_s cn68xxp1;
};
typedef union cvmx_ilk_rxx_idx_stat1 cvmx_ilk_rxx_idx_stat1_t;
/**
* cvmx_ilk_rx#_int
*/
union cvmx_ilk_rxx_int {
u64 u64;
struct cvmx_ilk_rxx_int_s {
u64 reserved_13_63 : 51;
u64 pmap_dbe : 1;
u64 pmap_sbe : 1;
u64 fwc_dbe : 1;
u64 fwc_sbe : 1;
u64 pkt_drop_sop : 1;
u64 pkt_drop_rid : 1;
u64 pkt_drop_rxf : 1;
u64 lane_bad_word : 1;
u64 stat_cnt_ovfl : 1;
u64 lane_align_done : 1;
u64 word_sync_done : 1;
u64 crc24_err : 1;
u64 lane_align_fail : 1;
} s;
struct cvmx_ilk_rxx_int_cn68xx {
u64 reserved_9_63 : 55;
u64 pkt_drop_sop : 1;
u64 pkt_drop_rid : 1;
u64 pkt_drop_rxf : 1;
u64 lane_bad_word : 1;
u64 stat_cnt_ovfl : 1;
u64 lane_align_done : 1;
u64 word_sync_done : 1;
u64 crc24_err : 1;
u64 lane_align_fail : 1;
} cn68xx;
struct cvmx_ilk_rxx_int_cn68xxp1 {
u64 reserved_8_63 : 56;
u64 pkt_drop_rid : 1;
u64 pkt_drop_rxf : 1;
u64 lane_bad_word : 1;
u64 stat_cnt_ovfl : 1;
u64 lane_align_done : 1;
u64 word_sync_done : 1;
u64 crc24_err : 1;
u64 lane_align_fail : 1;
} cn68xxp1;
struct cvmx_ilk_rxx_int_s cn78xx;
struct cvmx_ilk_rxx_int_s cn78xxp1;
};
typedef union cvmx_ilk_rxx_int cvmx_ilk_rxx_int_t;
/**
* cvmx_ilk_rx#_int_en
*/
union cvmx_ilk_rxx_int_en {
u64 u64;
struct cvmx_ilk_rxx_int_en_s {
u64 reserved_9_63 : 55;
u64 pkt_drop_sop : 1;
u64 pkt_drop_rid : 1;
u64 pkt_drop_rxf : 1;
u64 lane_bad_word : 1;
u64 stat_cnt_ovfl : 1;
u64 lane_align_done : 1;
u64 word_sync_done : 1;
u64 crc24_err : 1;
u64 lane_align_fail : 1;
} s;
struct cvmx_ilk_rxx_int_en_s cn68xx;
struct cvmx_ilk_rxx_int_en_cn68xxp1 {
u64 reserved_8_63 : 56;
u64 pkt_drop_rid : 1;
u64 pkt_drop_rxf : 1;
u64 lane_bad_word : 1;
u64 stat_cnt_ovfl : 1;
u64 lane_align_done : 1;
u64 word_sync_done : 1;
u64 crc24_err : 1;
u64 lane_align_fail : 1;
} cn68xxp1;
};
typedef union cvmx_ilk_rxx_int_en cvmx_ilk_rxx_int_en_t;
/**
* cvmx_ilk_rx#_jabber
*/
union cvmx_ilk_rxx_jabber {
u64 u64;
struct cvmx_ilk_rxx_jabber_s {
u64 reserved_16_63 : 48;
u64 cnt : 16;
} s;
struct cvmx_ilk_rxx_jabber_s cn68xx;
struct cvmx_ilk_rxx_jabber_s cn68xxp1;
struct cvmx_ilk_rxx_jabber_s cn78xx;
struct cvmx_ilk_rxx_jabber_s cn78xxp1;
};
typedef union cvmx_ilk_rxx_jabber cvmx_ilk_rxx_jabber_t;
/**
* cvmx_ilk_rx#_mem_cal0
*
* Notes:
* Software must program the calendar table prior to enabling the
* link.
*
* Software must always write ILK_RXx_MEM_CAL0 then ILK_RXx_MEM_CAL1.
* Software must never write them in reverse order or write one without
* writing the other.
*
* A given calendar table entry has no effect on PKO pipe
* backpressure when either:
* - ENTRY_CTLx=Link (1), or
* - ENTRY_CTLx=XON (3) and PORT_PIPEx is outside the range of ILK_TXx_PIPE[BASE/NUMP].
*
* Within the 8 calendar table entries of one IDX value, if more
* than one affects the same PKO pipe, XOFF always wins over XON,
* regardless of the calendar table order.
*
* Software must always read ILK_RXx_MEM_CAL0 then ILK_RXx_MEM_CAL1. Software
* must never read them in reverse order or read one without reading the
* other.
*/
union cvmx_ilk_rxx_mem_cal0 {
u64 u64;
struct cvmx_ilk_rxx_mem_cal0_s {
u64 reserved_36_63 : 28;
u64 entry_ctl3 : 2;
u64 port_pipe3 : 7;
u64 entry_ctl2 : 2;
u64 port_pipe2 : 7;
u64 entry_ctl1 : 2;
u64 port_pipe1 : 7;
u64 entry_ctl0 : 2;
u64 port_pipe0 : 7;
} s;
struct cvmx_ilk_rxx_mem_cal0_s cn68xx;
struct cvmx_ilk_rxx_mem_cal0_s cn68xxp1;
};
typedef union cvmx_ilk_rxx_mem_cal0 cvmx_ilk_rxx_mem_cal0_t;
/**
* cvmx_ilk_rx#_mem_cal1
*
* Notes:
* Software must program the calendar table prior to enabling the
* link.
*
* Software must always write ILK_RXx_MEM_CAL0 then ILK_RXx_MEM_CAL1.
* Software must never write them in reverse order or write one without
* writing the other.
*
* A given calendar table entry has no effect on PKO pipe
* backpressure when either:
* - ENTRY_CTLx=Link (1), or
* - ENTRY_CTLx=XON (3) and PORT_PIPEx is outside the range of ILK_TXx_PIPE[BASE/NUMP].
*
* Within the 8 calendar table entries of one IDX value, if more
* than one affects the same PKO pipe, XOFF always wins over XON,
* regardless of the calendar table order.
*
* Software must always read ILK_RXx_MEM_CAL0 then ILK_Rx_MEM_CAL1. Software
* must never read them in reverse order or read one without reading the
* other.
*/
union cvmx_ilk_rxx_mem_cal1 {
u64 u64;
struct cvmx_ilk_rxx_mem_cal1_s {
u64 reserved_36_63 : 28;
u64 entry_ctl7 : 2;
u64 port_pipe7 : 7;
u64 entry_ctl6 : 2;
u64 port_pipe6 : 7;
u64 entry_ctl5 : 2;
u64 port_pipe5 : 7;
u64 entry_ctl4 : 2;
u64 port_pipe4 : 7;
} s;
struct cvmx_ilk_rxx_mem_cal1_s cn68xx;
struct cvmx_ilk_rxx_mem_cal1_s cn68xxp1;
};
typedef union cvmx_ilk_rxx_mem_cal1 cvmx_ilk_rxx_mem_cal1_t;
/**
* cvmx_ilk_rx#_mem_stat0
*/
union cvmx_ilk_rxx_mem_stat0 {
u64 u64;
struct cvmx_ilk_rxx_mem_stat0_s {
u64 reserved_28_63 : 36;
u64 rx_pkt : 28;
} s;
struct cvmx_ilk_rxx_mem_stat0_s cn68xx;
struct cvmx_ilk_rxx_mem_stat0_s cn68xxp1;
};
typedef union cvmx_ilk_rxx_mem_stat0 cvmx_ilk_rxx_mem_stat0_t;
/**
* cvmx_ilk_rx#_mem_stat1
*/
union cvmx_ilk_rxx_mem_stat1 {
u64 u64;
struct cvmx_ilk_rxx_mem_stat1_s {
u64 reserved_36_63 : 28;
u64 rx_bytes : 36;
} s;
struct cvmx_ilk_rxx_mem_stat1_s cn68xx;
struct cvmx_ilk_rxx_mem_stat1_s cn68xxp1;
};
typedef union cvmx_ilk_rxx_mem_stat1 cvmx_ilk_rxx_mem_stat1_t;
/**
* cvmx_ilk_rx#_pkt_cnt#
*/
union cvmx_ilk_rxx_pkt_cntx {
u64 u64;
struct cvmx_ilk_rxx_pkt_cntx_s {
u64 reserved_34_63 : 30;
u64 rx_pkt : 34;
} s;
struct cvmx_ilk_rxx_pkt_cntx_s cn78xx;
struct cvmx_ilk_rxx_pkt_cntx_s cn78xxp1;
};
typedef union cvmx_ilk_rxx_pkt_cntx cvmx_ilk_rxx_pkt_cntx_t;
/**
* cvmx_ilk_rx#_rid
*/
union cvmx_ilk_rxx_rid {
u64 u64;
struct cvmx_ilk_rxx_rid_s {
u64 reserved_7_63 : 57;
u64 max_cnt : 7;
} s;
struct cvmx_ilk_rxx_rid_cn68xx {
u64 reserved_6_63 : 58;
u64 max_cnt : 6;
} cn68xx;
struct cvmx_ilk_rxx_rid_s cn78xx;
struct cvmx_ilk_rxx_rid_s cn78xxp1;
};
typedef union cvmx_ilk_rxx_rid cvmx_ilk_rxx_rid_t;
/**
* cvmx_ilk_rx#_stat0
*/
union cvmx_ilk_rxx_stat0 {
u64 u64;
struct cvmx_ilk_rxx_stat0_s {
u64 reserved_35_63 : 29;
u64 crc24_match_cnt : 35;
} s;
struct cvmx_ilk_rxx_stat0_cn68xx {
u64 reserved_33_63 : 31;
u64 crc24_match_cnt : 33;
} cn68xx;
struct cvmx_ilk_rxx_stat0_cn68xxp1 {
u64 reserved_27_63 : 37;
u64 crc24_match_cnt : 27;
} cn68xxp1;
struct cvmx_ilk_rxx_stat0_s cn78xx;
struct cvmx_ilk_rxx_stat0_s cn78xxp1;
};
typedef union cvmx_ilk_rxx_stat0 cvmx_ilk_rxx_stat0_t;
/**
* cvmx_ilk_rx#_stat1
*/
union cvmx_ilk_rxx_stat1 {
u64 u64;
struct cvmx_ilk_rxx_stat1_s {
u64 reserved_20_63 : 44;
u64 crc24_err_cnt : 20;
} s;
struct cvmx_ilk_rxx_stat1_cn68xx {
u64 reserved_18_63 : 46;
u64 crc24_err_cnt : 18;
} cn68xx;
struct cvmx_ilk_rxx_stat1_cn68xx cn68xxp1;
struct cvmx_ilk_rxx_stat1_s cn78xx;
struct cvmx_ilk_rxx_stat1_s cn78xxp1;
};
typedef union cvmx_ilk_rxx_stat1 cvmx_ilk_rxx_stat1_t;
/**
* cvmx_ilk_rx#_stat2
*/
union cvmx_ilk_rxx_stat2 {
u64 u64;
struct cvmx_ilk_rxx_stat2_s {
u64 reserved_50_63 : 14;
u64 brst_not_full_cnt : 18;
u64 reserved_30_31 : 2;
u64 brst_cnt : 30;
} s;
struct cvmx_ilk_rxx_stat2_cn68xx {
u64 reserved_48_63 : 16;
u64 brst_not_full_cnt : 16;
u64 reserved_28_31 : 4;
u64 brst_cnt : 28;
} cn68xx;
struct cvmx_ilk_rxx_stat2_cn68xxp1 {
u64 reserved_48_63 : 16;
u64 brst_not_full_cnt : 16;
u64 reserved_16_31 : 16;
u64 brst_cnt : 16;
} cn68xxp1;
struct cvmx_ilk_rxx_stat2_s cn78xx;
struct cvmx_ilk_rxx_stat2_s cn78xxp1;
};
typedef union cvmx_ilk_rxx_stat2 cvmx_ilk_rxx_stat2_t;
/**
* cvmx_ilk_rx#_stat3
*/
union cvmx_ilk_rxx_stat3 {
u64 u64;
struct cvmx_ilk_rxx_stat3_s {
u64 reserved_18_63 : 46;
u64 brst_max_err_cnt : 18;
} s;
struct cvmx_ilk_rxx_stat3_cn68xx {
u64 reserved_16_63 : 48;
u64 brst_max_err_cnt : 16;
} cn68xx;
struct cvmx_ilk_rxx_stat3_cn68xx cn68xxp1;
struct cvmx_ilk_rxx_stat3_s cn78xx;
struct cvmx_ilk_rxx_stat3_s cn78xxp1;
};
typedef union cvmx_ilk_rxx_stat3 cvmx_ilk_rxx_stat3_t;
/**
* cvmx_ilk_rx#_stat4
*/
union cvmx_ilk_rxx_stat4 {
u64 u64;
struct cvmx_ilk_rxx_stat4_s {
u64 reserved_18_63 : 46;
u64 brst_shrt_err_cnt : 18;
} s;
struct cvmx_ilk_rxx_stat4_cn68xx {
u64 reserved_16_63 : 48;
u64 brst_shrt_err_cnt : 16;
} cn68xx;
struct cvmx_ilk_rxx_stat4_cn68xx cn68xxp1;
struct cvmx_ilk_rxx_stat4_s cn78xx;
struct cvmx_ilk_rxx_stat4_s cn78xxp1;
};
typedef union cvmx_ilk_rxx_stat4 cvmx_ilk_rxx_stat4_t;
/**
* cvmx_ilk_rx#_stat5
*/
union cvmx_ilk_rxx_stat5 {
u64 u64;
struct cvmx_ilk_rxx_stat5_s {
u64 reserved_25_63 : 39;
u64 align_cnt : 25;
} s;
struct cvmx_ilk_rxx_stat5_cn68xx {
u64 reserved_23_63 : 41;
u64 align_cnt : 23;
} cn68xx;
struct cvmx_ilk_rxx_stat5_cn68xxp1 {
u64 reserved_16_63 : 48;
u64 align_cnt : 16;
} cn68xxp1;
struct cvmx_ilk_rxx_stat5_s cn78xx;
struct cvmx_ilk_rxx_stat5_s cn78xxp1;
};
typedef union cvmx_ilk_rxx_stat5 cvmx_ilk_rxx_stat5_t;
/**
* cvmx_ilk_rx#_stat6
*/
union cvmx_ilk_rxx_stat6 {
u64 u64;
struct cvmx_ilk_rxx_stat6_s {
u64 reserved_18_63 : 46;
u64 align_err_cnt : 18;
} s;
struct cvmx_ilk_rxx_stat6_cn68xx {
u64 reserved_16_63 : 48;
u64 align_err_cnt : 16;
} cn68xx;
struct cvmx_ilk_rxx_stat6_cn68xx cn68xxp1;
struct cvmx_ilk_rxx_stat6_s cn78xx;
struct cvmx_ilk_rxx_stat6_s cn78xxp1;
};
typedef union cvmx_ilk_rxx_stat6 cvmx_ilk_rxx_stat6_t;
/**
* cvmx_ilk_rx#_stat7
*/
union cvmx_ilk_rxx_stat7 {
u64 u64;
struct cvmx_ilk_rxx_stat7_s {
u64 reserved_18_63 : 46;
u64 bad_64b67b_cnt : 18;
} s;
struct cvmx_ilk_rxx_stat7_cn68xx {
u64 reserved_16_63 : 48;
u64 bad_64b67b_cnt : 16;
} cn68xx;
struct cvmx_ilk_rxx_stat7_cn68xx cn68xxp1;
struct cvmx_ilk_rxx_stat7_s cn78xx;
struct cvmx_ilk_rxx_stat7_s cn78xxp1;
};
typedef union cvmx_ilk_rxx_stat7 cvmx_ilk_rxx_stat7_t;
/**
* cvmx_ilk_rx#_stat8
*/
union cvmx_ilk_rxx_stat8 {
u64 u64;
struct cvmx_ilk_rxx_stat8_s {
u64 reserved_32_63 : 32;
u64 pkt_drop_rid_cnt : 16;
u64 pkt_drop_rxf_cnt : 16;
} s;
struct cvmx_ilk_rxx_stat8_s cn68xx;
struct cvmx_ilk_rxx_stat8_s cn68xxp1;
struct cvmx_ilk_rxx_stat8_s cn78xx;
struct cvmx_ilk_rxx_stat8_s cn78xxp1;
};
typedef union cvmx_ilk_rxx_stat8 cvmx_ilk_rxx_stat8_t;
/**
* cvmx_ilk_rx#_stat9
*
* This register is reserved.
*
*/
union cvmx_ilk_rxx_stat9 {
u64 u64;
struct cvmx_ilk_rxx_stat9_s {
u64 reserved_0_63 : 64;
} s;
struct cvmx_ilk_rxx_stat9_s cn68xx;
struct cvmx_ilk_rxx_stat9_s cn68xxp1;
struct cvmx_ilk_rxx_stat9_s cn78xx;
struct cvmx_ilk_rxx_stat9_s cn78xxp1;
};
typedef union cvmx_ilk_rxx_stat9 cvmx_ilk_rxx_stat9_t;
/**
* cvmx_ilk_rx_lne#_cfg
*/
union cvmx_ilk_rx_lnex_cfg {
u64 u64;
struct cvmx_ilk_rx_lnex_cfg_s {
u64 reserved_9_63 : 55;
u64 rx_dis_psh_skip : 1;
u64 reserved_7_7 : 1;
u64 rx_dis_disp_chk : 1;
u64 rx_scrm_sync : 1;
u64 rx_bdry_sync : 1;
u64 rx_dis_ukwn : 1;
u64 rx_dis_scram : 1;
u64 stat_rdclr : 1;
u64 stat_ena : 1;
} s;
struct cvmx_ilk_rx_lnex_cfg_cn68xx {
u64 reserved_9_63 : 55;
u64 rx_dis_psh_skip : 1;
u64 reserved_6_7 : 2;
u64 rx_scrm_sync : 1;
u64 rx_bdry_sync : 1;
u64 rx_dis_ukwn : 1;
u64 rx_dis_scram : 1;
u64 stat_rdclr : 1;
u64 stat_ena : 1;
} cn68xx;
struct cvmx_ilk_rx_lnex_cfg_cn68xxp1 {
u64 reserved_5_63 : 59;
u64 rx_bdry_sync : 1;
u64 rx_dis_ukwn : 1;
u64 rx_dis_scram : 1;
u64 stat_rdclr : 1;
u64 stat_ena : 1;
} cn68xxp1;
struct cvmx_ilk_rx_lnex_cfg_s cn78xx;
struct cvmx_ilk_rx_lnex_cfg_s cn78xxp1;
};
typedef union cvmx_ilk_rx_lnex_cfg cvmx_ilk_rx_lnex_cfg_t;
/**
* cvmx_ilk_rx_lne#_int
*/
union cvmx_ilk_rx_lnex_int {
u64 u64;
struct cvmx_ilk_rx_lnex_int_s {
u64 reserved_10_63 : 54;
u64 disp_err : 1;
u64 bad_64b67b : 1;
u64 stat_cnt_ovfl : 1;
u64 stat_msg : 1;
u64 dskew_fifo_ovfl : 1;
u64 scrm_sync_loss : 1;
u64 ukwn_cntl_word : 1;
u64 crc32_err : 1;
u64 bdry_sync_loss : 1;
u64 serdes_lock_loss : 1;
} s;
struct cvmx_ilk_rx_lnex_int_cn68xx {
u64 reserved_9_63 : 55;
u64 bad_64b67b : 1;
u64 stat_cnt_ovfl : 1;
u64 stat_msg : 1;
u64 dskew_fifo_ovfl : 1;
u64 scrm_sync_loss : 1;
u64 ukwn_cntl_word : 1;
u64 crc32_err : 1;
u64 bdry_sync_loss : 1;
u64 serdes_lock_loss : 1;
} cn68xx;
struct cvmx_ilk_rx_lnex_int_cn68xx cn68xxp1;
struct cvmx_ilk_rx_lnex_int_s cn78xx;
struct cvmx_ilk_rx_lnex_int_s cn78xxp1;
};
typedef union cvmx_ilk_rx_lnex_int cvmx_ilk_rx_lnex_int_t;
/**
* cvmx_ilk_rx_lne#_int_en
*/
union cvmx_ilk_rx_lnex_int_en {
u64 u64;
struct cvmx_ilk_rx_lnex_int_en_s {
u64 reserved_9_63 : 55;
u64 bad_64b67b : 1;
u64 stat_cnt_ovfl : 1;
u64 stat_msg : 1;
u64 dskew_fifo_ovfl : 1;
u64 scrm_sync_loss : 1;
u64 ukwn_cntl_word : 1;
u64 crc32_err : 1;
u64 bdry_sync_loss : 1;
u64 serdes_lock_loss : 1;
} s;
struct cvmx_ilk_rx_lnex_int_en_s cn68xx;
struct cvmx_ilk_rx_lnex_int_en_s cn68xxp1;
};
typedef union cvmx_ilk_rx_lnex_int_en cvmx_ilk_rx_lnex_int_en_t;
/**
* cvmx_ilk_rx_lne#_stat0
*/
union cvmx_ilk_rx_lnex_stat0 {
u64 u64;
struct cvmx_ilk_rx_lnex_stat0_s {
u64 reserved_18_63 : 46;
u64 ser_lock_loss_cnt : 18;
} s;
struct cvmx_ilk_rx_lnex_stat0_s cn68xx;
struct cvmx_ilk_rx_lnex_stat0_s cn68xxp1;
struct cvmx_ilk_rx_lnex_stat0_s cn78xx;
struct cvmx_ilk_rx_lnex_stat0_s cn78xxp1;
};
typedef union cvmx_ilk_rx_lnex_stat0 cvmx_ilk_rx_lnex_stat0_t;
/**
* cvmx_ilk_rx_lne#_stat1
*/
union cvmx_ilk_rx_lnex_stat1 {
u64 u64;
struct cvmx_ilk_rx_lnex_stat1_s {
u64 reserved_18_63 : 46;
u64 bdry_sync_loss_cnt : 18;
} s;
struct cvmx_ilk_rx_lnex_stat1_s cn68xx;
struct cvmx_ilk_rx_lnex_stat1_s cn68xxp1;
struct cvmx_ilk_rx_lnex_stat1_s cn78xx;
struct cvmx_ilk_rx_lnex_stat1_s cn78xxp1;
};
typedef union cvmx_ilk_rx_lnex_stat1 cvmx_ilk_rx_lnex_stat1_t;
/**
* cvmx_ilk_rx_lne#_stat10
*/
union cvmx_ilk_rx_lnex_stat10 {
u64 u64;
struct cvmx_ilk_rx_lnex_stat10_s {
u64 reserved_43_63 : 21;
u64 prbs_bad : 11;
u64 reserved_11_31 : 21;
u64 prbs_good : 11;
} s;
struct cvmx_ilk_rx_lnex_stat10_s cn78xx;
struct cvmx_ilk_rx_lnex_stat10_s cn78xxp1;
};
typedef union cvmx_ilk_rx_lnex_stat10 cvmx_ilk_rx_lnex_stat10_t;
/**
* cvmx_ilk_rx_lne#_stat2
*/
union cvmx_ilk_rx_lnex_stat2 {
u64 u64;
struct cvmx_ilk_rx_lnex_stat2_s {
u64 reserved_50_63 : 14;
u64 syncw_good_cnt : 18;
u64 reserved_18_31 : 14;
u64 syncw_bad_cnt : 18;
} s;
struct cvmx_ilk_rx_lnex_stat2_s cn68xx;
struct cvmx_ilk_rx_lnex_stat2_s cn68xxp1;
struct cvmx_ilk_rx_lnex_stat2_s cn78xx;
struct cvmx_ilk_rx_lnex_stat2_s cn78xxp1;
};
typedef union cvmx_ilk_rx_lnex_stat2 cvmx_ilk_rx_lnex_stat2_t;
/**
* cvmx_ilk_rx_lne#_stat3
*/
union cvmx_ilk_rx_lnex_stat3 {
u64 u64;
struct cvmx_ilk_rx_lnex_stat3_s {
u64 reserved_18_63 : 46;
u64 bad_64b67b_cnt : 18;
} s;
struct cvmx_ilk_rx_lnex_stat3_s cn68xx;
struct cvmx_ilk_rx_lnex_stat3_s cn68xxp1;
struct cvmx_ilk_rx_lnex_stat3_s cn78xx;
struct cvmx_ilk_rx_lnex_stat3_s cn78xxp1;
};
typedef union cvmx_ilk_rx_lnex_stat3 cvmx_ilk_rx_lnex_stat3_t;
/**
* cvmx_ilk_rx_lne#_stat4
*/
union cvmx_ilk_rx_lnex_stat4 {
u64 u64;
struct cvmx_ilk_rx_lnex_stat4_s {
u64 reserved_59_63 : 5;
u64 cntl_word_cnt : 27;
u64 reserved_27_31 : 5;
u64 data_word_cnt : 27;
} s;
struct cvmx_ilk_rx_lnex_stat4_s cn68xx;
struct cvmx_ilk_rx_lnex_stat4_s cn68xxp1;
struct cvmx_ilk_rx_lnex_stat4_s cn78xx;
struct cvmx_ilk_rx_lnex_stat4_s cn78xxp1;
};
typedef union cvmx_ilk_rx_lnex_stat4 cvmx_ilk_rx_lnex_stat4_t;
/**
* cvmx_ilk_rx_lne#_stat5
*/
union cvmx_ilk_rx_lnex_stat5 {
u64 u64;
struct cvmx_ilk_rx_lnex_stat5_s {
u64 reserved_18_63 : 46;
u64 unkwn_word_cnt : 18;
} s;
struct cvmx_ilk_rx_lnex_stat5_s cn68xx;
struct cvmx_ilk_rx_lnex_stat5_s cn68xxp1;
struct cvmx_ilk_rx_lnex_stat5_s cn78xx;
struct cvmx_ilk_rx_lnex_stat5_s cn78xxp1;
};
typedef union cvmx_ilk_rx_lnex_stat5 cvmx_ilk_rx_lnex_stat5_t;
/**
* cvmx_ilk_rx_lne#_stat6
*/
union cvmx_ilk_rx_lnex_stat6 {
u64 u64;
struct cvmx_ilk_rx_lnex_stat6_s {
u64 reserved_18_63 : 46;
u64 scrm_sync_loss_cnt : 18;
} s;
struct cvmx_ilk_rx_lnex_stat6_s cn68xx;
struct cvmx_ilk_rx_lnex_stat6_s cn68xxp1;
struct cvmx_ilk_rx_lnex_stat6_s cn78xx;
struct cvmx_ilk_rx_lnex_stat6_s cn78xxp1;
};
typedef union cvmx_ilk_rx_lnex_stat6 cvmx_ilk_rx_lnex_stat6_t;
/**
* cvmx_ilk_rx_lne#_stat7
*/
union cvmx_ilk_rx_lnex_stat7 {
u64 u64;
struct cvmx_ilk_rx_lnex_stat7_s {
u64 reserved_18_63 : 46;
u64 scrm_match_cnt : 18;
} s;
struct cvmx_ilk_rx_lnex_stat7_s cn68xx;
struct cvmx_ilk_rx_lnex_stat7_s cn68xxp1;
struct cvmx_ilk_rx_lnex_stat7_s cn78xx;
struct cvmx_ilk_rx_lnex_stat7_s cn78xxp1;
};
typedef union cvmx_ilk_rx_lnex_stat7 cvmx_ilk_rx_lnex_stat7_t;
/**
* cvmx_ilk_rx_lne#_stat8
*/
union cvmx_ilk_rx_lnex_stat8 {
u64 u64;
struct cvmx_ilk_rx_lnex_stat8_s {
u64 reserved_18_63 : 46;
u64 skipw_good_cnt : 18;
} s;
struct cvmx_ilk_rx_lnex_stat8_s cn68xx;
struct cvmx_ilk_rx_lnex_stat8_s cn68xxp1;
struct cvmx_ilk_rx_lnex_stat8_s cn78xx;
struct cvmx_ilk_rx_lnex_stat8_s cn78xxp1;
};
typedef union cvmx_ilk_rx_lnex_stat8 cvmx_ilk_rx_lnex_stat8_t;
/**
* cvmx_ilk_rx_lne#_stat9
*/
union cvmx_ilk_rx_lnex_stat9 {
u64 u64;
struct cvmx_ilk_rx_lnex_stat9_s {
u64 reserved_50_63 : 14;
u64 crc32_err_cnt : 18;
u64 reserved_27_31 : 5;
u64 crc32_match_cnt : 27;
} s;
struct cvmx_ilk_rx_lnex_stat9_s cn68xx;
struct cvmx_ilk_rx_lnex_stat9_s cn68xxp1;
struct cvmx_ilk_rx_lnex_stat9_s cn78xx;
struct cvmx_ilk_rx_lnex_stat9_s cn78xxp1;
};
typedef union cvmx_ilk_rx_lnex_stat9 cvmx_ilk_rx_lnex_stat9_t;
/**
* cvmx_ilk_rxf_idx_pmap
*/
union cvmx_ilk_rxf_idx_pmap {
u64 u64;
struct cvmx_ilk_rxf_idx_pmap_s {
u64 reserved_25_63 : 39;
u64 inc : 9;
u64 reserved_9_15 : 7;
u64 index : 9;
} s;
struct cvmx_ilk_rxf_idx_pmap_s cn68xx;
struct cvmx_ilk_rxf_idx_pmap_s cn68xxp1;
};
typedef union cvmx_ilk_rxf_idx_pmap cvmx_ilk_rxf_idx_pmap_t;
/**
* cvmx_ilk_rxf_mem_pmap
*/
union cvmx_ilk_rxf_mem_pmap {
u64 u64;
struct cvmx_ilk_rxf_mem_pmap_s {
u64 reserved_6_63 : 58;
u64 port_kind : 6;
} s;
struct cvmx_ilk_rxf_mem_pmap_s cn68xx;
struct cvmx_ilk_rxf_mem_pmap_s cn68xxp1;
};
typedef union cvmx_ilk_rxf_mem_pmap cvmx_ilk_rxf_mem_pmap_t;
/**
* cvmx_ilk_ser_cfg
*/
union cvmx_ilk_ser_cfg {
u64 u64;
struct cvmx_ilk_ser_cfg_s {
u64 reserved_57_63 : 7;
u64 ser_rxpol_auto : 1;
u64 ser_rxpol : 16;
u64 ser_txpol : 16;
u64 ser_reset_n : 16;
u64 ser_pwrup : 4;
u64 ser_haul : 4;
} s;
struct cvmx_ilk_ser_cfg_cn68xx {
u64 reserved_57_63 : 7;
u64 ser_rxpol_auto : 1;
u64 reserved_48_55 : 8;
u64 ser_rxpol : 8;
u64 reserved_32_39 : 8;
u64 ser_txpol : 8;
u64 reserved_16_23 : 8;
u64 ser_reset_n : 8;
u64 reserved_6_7 : 2;
u64 ser_pwrup : 2;
u64 reserved_2_3 : 2;
u64 ser_haul : 2;
} cn68xx;
struct cvmx_ilk_ser_cfg_cn68xx cn68xxp1;
struct cvmx_ilk_ser_cfg_s cn78xx;
struct cvmx_ilk_ser_cfg_s cn78xxp1;
};
typedef union cvmx_ilk_ser_cfg cvmx_ilk_ser_cfg_t;
/**
* cvmx_ilk_tx#_byte_cnt#
*/
union cvmx_ilk_txx_byte_cntx {
u64 u64;
struct cvmx_ilk_txx_byte_cntx_s {
u64 reserved_40_63 : 24;
u64 tx_bytes : 40;
} s;
struct cvmx_ilk_txx_byte_cntx_s cn78xx;
struct cvmx_ilk_txx_byte_cntx_s cn78xxp1;
};
typedef union cvmx_ilk_txx_byte_cntx cvmx_ilk_txx_byte_cntx_t;
/**
* cvmx_ilk_tx#_cal_entry#
*/
union cvmx_ilk_txx_cal_entryx {
u64 u64;
struct cvmx_ilk_txx_cal_entryx_s {
u64 reserved_34_63 : 30;
u64 ctl : 2;
u64 reserved_8_31 : 24;
u64 channel : 8;
} s;
struct cvmx_ilk_txx_cal_entryx_s cn78xx;
struct cvmx_ilk_txx_cal_entryx_s cn78xxp1;
};
typedef union cvmx_ilk_txx_cal_entryx cvmx_ilk_txx_cal_entryx_t;
/**
* cvmx_ilk_tx#_cfg0
*/
union cvmx_ilk_txx_cfg0 {
u64 u64;
struct cvmx_ilk_txx_cfg0_s {
u64 ext_lpbk_fc : 1;
u64 ext_lpbk : 1;
u64 int_lpbk : 1;
u64 txf_byp_dis : 1;
u64 reserved_57_59 : 3;
u64 ptrn_mode : 1;
u64 lnk_stats_rdclr : 1;
u64 lnk_stats_ena : 1;
u64 mltuse_fc_ena : 1;
u64 cal_ena : 1;
u64 mfrm_len : 13;
u64 brst_shrt : 7;
u64 lane_rev : 1;
u64 brst_max : 5;
u64 reserved_25_25 : 1;
u64 cal_depth : 9;
u64 lane_ena : 16;
} s;
struct cvmx_ilk_txx_cfg0_cn68xx {
u64 ext_lpbk_fc : 1;
u64 ext_lpbk : 1;
u64 int_lpbk : 1;
u64 reserved_57_60 : 4;
u64 ptrn_mode : 1;
u64 reserved_55_55 : 1;
u64 lnk_stats_ena : 1;
u64 mltuse_fc_ena : 1;
u64 cal_ena : 1;
u64 mfrm_len : 13;
u64 brst_shrt : 7;
u64 lane_rev : 1;
u64 brst_max : 5;
u64 reserved_25_25 : 1;
u64 cal_depth : 9;
u64 reserved_8_15 : 8;
u64 lane_ena : 8;
} cn68xx;
struct cvmx_ilk_txx_cfg0_cn68xx cn68xxp1;
struct cvmx_ilk_txx_cfg0_s cn78xx;
struct cvmx_ilk_txx_cfg0_s cn78xxp1;
};
typedef union cvmx_ilk_txx_cfg0 cvmx_ilk_txx_cfg0_t;
/**
* cvmx_ilk_tx#_cfg1
*/
union cvmx_ilk_txx_cfg1 {
u64 u64;
struct cvmx_ilk_txx_cfg1_s {
u64 ser_low : 4;
u64 reserved_53_59 : 7;
u64 brst_min : 5;
u64 reserved_43_47 : 5;
u64 ser_limit : 10;
u64 pkt_busy : 1;
u64 pipe_crd_dis : 1;
u64 ptp_delay : 5;
u64 skip_cnt : 4;
u64 pkt_flush : 1;
u64 pkt_ena : 1;
u64 la_mode : 1;
u64 tx_link_fc : 1;
u64 rx_link_fc : 1;
u64 reserved_12_16 : 5;
u64 tx_link_fc_jam : 1;
u64 rx_link_fc_pkt : 1;
u64 rx_link_fc_ign : 1;
u64 rmatch : 1;
u64 tx_mltuse : 8;
} s;
struct cvmx_ilk_txx_cfg1_cn68xx {
u64 reserved_33_63 : 31;
u64 pkt_busy : 1;
u64 pipe_crd_dis : 1;
u64 ptp_delay : 5;
u64 skip_cnt : 4;
u64 pkt_flush : 1;
u64 pkt_ena : 1;
u64 la_mode : 1;
u64 tx_link_fc : 1;
u64 rx_link_fc : 1;
u64 reserved_12_16 : 5;
u64 tx_link_fc_jam : 1;
u64 rx_link_fc_pkt : 1;
u64 rx_link_fc_ign : 1;
u64 rmatch : 1;
u64 tx_mltuse : 8;
} cn68xx;
struct cvmx_ilk_txx_cfg1_cn68xxp1 {
u64 reserved_32_63 : 32;
u64 pipe_crd_dis : 1;
u64 ptp_delay : 5;
u64 skip_cnt : 4;
u64 pkt_flush : 1;
u64 pkt_ena : 1;
u64 la_mode : 1;
u64 tx_link_fc : 1;
u64 rx_link_fc : 1;
u64 reserved_12_16 : 5;
u64 tx_link_fc_jam : 1;
u64 rx_link_fc_pkt : 1;
u64 rx_link_fc_ign : 1;
u64 rmatch : 1;
u64 tx_mltuse : 8;
} cn68xxp1;
struct cvmx_ilk_txx_cfg1_s cn78xx;
struct cvmx_ilk_txx_cfg1_s cn78xxp1;
};
typedef union cvmx_ilk_txx_cfg1 cvmx_ilk_txx_cfg1_t;
/**
* cvmx_ilk_tx#_cha_xon#
*/
union cvmx_ilk_txx_cha_xonx {
u64 u64;
struct cvmx_ilk_txx_cha_xonx_s {
u64 status : 64;
} s;
struct cvmx_ilk_txx_cha_xonx_s cn78xx;
struct cvmx_ilk_txx_cha_xonx_s cn78xxp1;
};
typedef union cvmx_ilk_txx_cha_xonx cvmx_ilk_txx_cha_xonx_t;
/**
* cvmx_ilk_tx#_dbg
*/
union cvmx_ilk_txx_dbg {
u64 u64;
struct cvmx_ilk_txx_dbg_s {
u64 reserved_29_63 : 35;
u64 data_rate : 13;
u64 low_delay : 6;
u64 reserved_3_9 : 7;
u64 tx_bad_crc24 : 1;
u64 tx_bad_ctlw2 : 1;
u64 tx_bad_ctlw1 : 1;
} s;
struct cvmx_ilk_txx_dbg_cn68xx {
u64 reserved_3_63 : 61;
u64 tx_bad_crc24 : 1;
u64 tx_bad_ctlw2 : 1;
u64 tx_bad_ctlw1 : 1;
} cn68xx;
struct cvmx_ilk_txx_dbg_cn68xx cn68xxp1;
struct cvmx_ilk_txx_dbg_s cn78xx;
struct cvmx_ilk_txx_dbg_s cn78xxp1;
};
typedef union cvmx_ilk_txx_dbg cvmx_ilk_txx_dbg_t;
/**
* cvmx_ilk_tx#_err_cfg
*/
union cvmx_ilk_txx_err_cfg {
u64 u64;
struct cvmx_ilk_txx_err_cfg_s {
u64 reserved_20_63 : 44;
u64 fwc_flip : 2;
u64 txf_flip : 2;
u64 reserved_2_15 : 14;
u64 fwc_cor_dis : 1;
u64 txf_cor_dis : 1;
} s;
struct cvmx_ilk_txx_err_cfg_s cn78xx;
struct cvmx_ilk_txx_err_cfg_s cn78xxp1;
};
typedef union cvmx_ilk_txx_err_cfg cvmx_ilk_txx_err_cfg_t;
/**
* cvmx_ilk_tx#_flow_ctl0
*/
union cvmx_ilk_txx_flow_ctl0 {
u64 u64;
struct cvmx_ilk_txx_flow_ctl0_s {
u64 status : 64;
} s;
struct cvmx_ilk_txx_flow_ctl0_s cn68xx;
struct cvmx_ilk_txx_flow_ctl0_s cn68xxp1;
};
typedef union cvmx_ilk_txx_flow_ctl0 cvmx_ilk_txx_flow_ctl0_t;
/**
* cvmx_ilk_tx#_flow_ctl1
*
* Notes:
* Do not publish.
*
*/
union cvmx_ilk_txx_flow_ctl1 {
u64 u64;
struct cvmx_ilk_txx_flow_ctl1_s {
u64 reserved_0_63 : 64;
} s;
struct cvmx_ilk_txx_flow_ctl1_s cn68xx;
struct cvmx_ilk_txx_flow_ctl1_s cn68xxp1;
};
typedef union cvmx_ilk_txx_flow_ctl1 cvmx_ilk_txx_flow_ctl1_t;
/**
* cvmx_ilk_tx#_idx_cal
*/
union cvmx_ilk_txx_idx_cal {
u64 u64;
struct cvmx_ilk_txx_idx_cal_s {
u64 reserved_14_63 : 50;
u64 inc : 6;
u64 reserved_6_7 : 2;
u64 index : 6;
} s;
struct cvmx_ilk_txx_idx_cal_s cn68xx;
struct cvmx_ilk_txx_idx_cal_s cn68xxp1;
};
typedef union cvmx_ilk_txx_idx_cal cvmx_ilk_txx_idx_cal_t;
/**
* cvmx_ilk_tx#_idx_pmap
*/
union cvmx_ilk_txx_idx_pmap {
u64 u64;
struct cvmx_ilk_txx_idx_pmap_s {
u64 reserved_23_63 : 41;
u64 inc : 7;
u64 reserved_7_15 : 9;
u64 index : 7;
} s;
struct cvmx_ilk_txx_idx_pmap_s cn68xx;
struct cvmx_ilk_txx_idx_pmap_s cn68xxp1;
};
typedef union cvmx_ilk_txx_idx_pmap cvmx_ilk_txx_idx_pmap_t;
/**
* cvmx_ilk_tx#_idx_stat0
*/
union cvmx_ilk_txx_idx_stat0 {
u64 u64;
struct cvmx_ilk_txx_idx_stat0_s {
u64 reserved_32_63 : 32;
u64 clr : 1;
u64 reserved_24_30 : 7;
u64 inc : 8;
u64 reserved_8_15 : 8;
u64 index : 8;
} s;
struct cvmx_ilk_txx_idx_stat0_s cn68xx;
struct cvmx_ilk_txx_idx_stat0_s cn68xxp1;
};
typedef union cvmx_ilk_txx_idx_stat0 cvmx_ilk_txx_idx_stat0_t;
/**
* cvmx_ilk_tx#_idx_stat1
*/
union cvmx_ilk_txx_idx_stat1 {
u64 u64;
struct cvmx_ilk_txx_idx_stat1_s {
u64 reserved_32_63 : 32;
u64 clr : 1;
u64 reserved_24_30 : 7;
u64 inc : 8;
u64 reserved_8_15 : 8;
u64 index : 8;
} s;
struct cvmx_ilk_txx_idx_stat1_s cn68xx;
struct cvmx_ilk_txx_idx_stat1_s cn68xxp1;
};
typedef union cvmx_ilk_txx_idx_stat1 cvmx_ilk_txx_idx_stat1_t;
/**
* cvmx_ilk_tx#_int
*/
union cvmx_ilk_txx_int {
u64 u64;
struct cvmx_ilk_txx_int_s {
u64 reserved_8_63 : 56;
u64 fwc_dbe : 1;
u64 fwc_sbe : 1;
u64 txf_dbe : 1;
u64 txf_sbe : 1;
u64 stat_cnt_ovfl : 1;
u64 bad_pipe : 1;
u64 bad_seq : 1;
u64 txf_err : 1;
} s;
struct cvmx_ilk_txx_int_cn68xx {
u64 reserved_4_63 : 60;
u64 stat_cnt_ovfl : 1;
u64 bad_pipe : 1;
u64 bad_seq : 1;
u64 txf_err : 1;
} cn68xx;
struct cvmx_ilk_txx_int_cn68xx cn68xxp1;
struct cvmx_ilk_txx_int_s cn78xx;
struct cvmx_ilk_txx_int_s cn78xxp1;
};
typedef union cvmx_ilk_txx_int cvmx_ilk_txx_int_t;
/**
* cvmx_ilk_tx#_int_en
*/
union cvmx_ilk_txx_int_en {
u64 u64;
struct cvmx_ilk_txx_int_en_s {
u64 reserved_4_63 : 60;
u64 stat_cnt_ovfl : 1;
u64 bad_pipe : 1;
u64 bad_seq : 1;
u64 txf_err : 1;
} s;
struct cvmx_ilk_txx_int_en_s cn68xx;
struct cvmx_ilk_txx_int_en_s cn68xxp1;
};
typedef union cvmx_ilk_txx_int_en cvmx_ilk_txx_int_en_t;
/**
* cvmx_ilk_tx#_mem_cal0
*
* Notes:
* Software must always read ILK_TXx_MEM_CAL0 then ILK_TXx_MEM_CAL1. Software
* must never read them in reverse order or read one without reading the
* other.
*
* Software must always write ILK_TXx_MEM_CAL0 then ILK_TXx_MEM_CAL1.
* Software must never write them in reverse order or write one without
* writing the other.
*/
union cvmx_ilk_txx_mem_cal0 {
u64 u64;
struct cvmx_ilk_txx_mem_cal0_s {
u64 reserved_36_63 : 28;
u64 entry_ctl3 : 2;
u64 reserved_33_33 : 1;
u64 bpid3 : 6;
u64 entry_ctl2 : 2;
u64 reserved_24_24 : 1;
u64 bpid2 : 6;
u64 entry_ctl1 : 2;
u64 reserved_15_15 : 1;
u64 bpid1 : 6;
u64 entry_ctl0 : 2;
u64 reserved_6_6 : 1;
u64 bpid0 : 6;
} s;
struct cvmx_ilk_txx_mem_cal0_s cn68xx;
struct cvmx_ilk_txx_mem_cal0_s cn68xxp1;
};
typedef union cvmx_ilk_txx_mem_cal0 cvmx_ilk_txx_mem_cal0_t;
/**
* cvmx_ilk_tx#_mem_cal1
*
* Notes:
* Software must always read ILK_TXx_MEM_CAL0 then ILK_TXx_MEM_CAL1. Software
* must never read them in reverse order or read one without reading the
* other.
*
* Software must always write ILK_TXx_MEM_CAL0 then ILK_TXx_MEM_CAL1.
* Software must never write them in reverse order or write one without
* writing the other.
*/
union cvmx_ilk_txx_mem_cal1 {
u64 u64;
struct cvmx_ilk_txx_mem_cal1_s {
u64 reserved_36_63 : 28;
u64 entry_ctl7 : 2;
u64 reserved_33_33 : 1;
u64 bpid7 : 6;
u64 entry_ctl6 : 2;
u64 reserved_24_24 : 1;
u64 bpid6 : 6;
u64 entry_ctl5 : 2;
u64 reserved_15_15 : 1;
u64 bpid5 : 6;
u64 entry_ctl4 : 2;
u64 reserved_6_6 : 1;
u64 bpid4 : 6;
} s;
struct cvmx_ilk_txx_mem_cal1_s cn68xx;
struct cvmx_ilk_txx_mem_cal1_s cn68xxp1;
};
typedef union cvmx_ilk_txx_mem_cal1 cvmx_ilk_txx_mem_cal1_t;
/**
* cvmx_ilk_tx#_mem_pmap
*/
union cvmx_ilk_txx_mem_pmap {
u64 u64;
struct cvmx_ilk_txx_mem_pmap_s {
u64 reserved_17_63 : 47;
u64 remap : 1;
u64 reserved_8_15 : 8;
u64 channel : 8;
} s;
struct cvmx_ilk_txx_mem_pmap_s cn68xx;
struct cvmx_ilk_txx_mem_pmap_cn68xxp1 {
u64 reserved_8_63 : 56;
u64 channel : 8;
} cn68xxp1;
};
typedef union cvmx_ilk_txx_mem_pmap cvmx_ilk_txx_mem_pmap_t;
/**
* cvmx_ilk_tx#_mem_stat0
*/
union cvmx_ilk_txx_mem_stat0 {
u64 u64;
struct cvmx_ilk_txx_mem_stat0_s {
u64 reserved_28_63 : 36;
u64 tx_pkt : 28;
} s;
struct cvmx_ilk_txx_mem_stat0_s cn68xx;
struct cvmx_ilk_txx_mem_stat0_s cn68xxp1;
};
typedef union cvmx_ilk_txx_mem_stat0 cvmx_ilk_txx_mem_stat0_t;
/**
* cvmx_ilk_tx#_mem_stat1
*/
union cvmx_ilk_txx_mem_stat1 {
u64 u64;
struct cvmx_ilk_txx_mem_stat1_s {
u64 reserved_36_63 : 28;
u64 tx_bytes : 36;
} s;
struct cvmx_ilk_txx_mem_stat1_s cn68xx;
struct cvmx_ilk_txx_mem_stat1_s cn68xxp1;
};
typedef union cvmx_ilk_txx_mem_stat1 cvmx_ilk_txx_mem_stat1_t;
/**
* cvmx_ilk_tx#_pipe
*/
union cvmx_ilk_txx_pipe {
u64 u64;
struct cvmx_ilk_txx_pipe_s {
u64 reserved_24_63 : 40;
u64 nump : 8;
u64 reserved_7_15 : 9;
u64 base : 7;
} s;
struct cvmx_ilk_txx_pipe_s cn68xx;
struct cvmx_ilk_txx_pipe_s cn68xxp1;
};
typedef union cvmx_ilk_txx_pipe cvmx_ilk_txx_pipe_t;
/**
* cvmx_ilk_tx#_pkt_cnt#
*/
union cvmx_ilk_txx_pkt_cntx {
u64 u64;
struct cvmx_ilk_txx_pkt_cntx_s {
u64 reserved_34_63 : 30;
u64 tx_pkt : 34;
} s;
struct cvmx_ilk_txx_pkt_cntx_s cn78xx;
struct cvmx_ilk_txx_pkt_cntx_s cn78xxp1;
};
typedef union cvmx_ilk_txx_pkt_cntx cvmx_ilk_txx_pkt_cntx_t;
/**
* cvmx_ilk_tx#_rmatch
*/
union cvmx_ilk_txx_rmatch {
u64 u64;
struct cvmx_ilk_txx_rmatch_s {
u64 reserved_50_63 : 14;
u64 grnlrty : 2;
u64 brst_limit : 16;
u64 time_limit : 16;
u64 rate_limit : 16;
} s;
struct cvmx_ilk_txx_rmatch_s cn68xx;
struct cvmx_ilk_txx_rmatch_s cn68xxp1;
struct cvmx_ilk_txx_rmatch_s cn78xx;
struct cvmx_ilk_txx_rmatch_s cn78xxp1;
};
typedef union cvmx_ilk_txx_rmatch cvmx_ilk_txx_rmatch_t;
#endif
|