~funderscore blog cgit wiki get in touch
aboutsummaryrefslogtreecommitdiff
blob: 373736402f048b32d552073d7239697310aa0fe0 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
/* SPDX-License-Identifier: GPL-2.0
 *
 * Copyright (C) 2019 Renesas Electronics Corp.
 */
#ifndef __DT_BINDINGS_POWER_R8A774B1_SYSC_H__
#define __DT_BINDINGS_POWER_R8A774B1_SYSC_H__

/*
 * These power domain indices match the numbers of the interrupt bits
 * representing the power areas in the various Interrupt Registers
 * (e.g. SYSCISR, Interrupt Status Register)
 */

#define R8A774B1_PD_CA57_CPU0		 0
#define R8A774B1_PD_CA57_CPU1		 1
#define R8A774B1_PD_A3VP		 9
#define R8A774B1_PD_CA57_SCU		12
#define R8A774B1_PD_A3VC		14
#define R8A774B1_PD_3DG_A		17
#define R8A774B1_PD_3DG_B		18
#define R8A774B1_PD_A2VC1		26

/* Always-on power area */
#define R8A774B1_PD_ALWAYS_ON		32

#endif /* __DT_BINDINGS_POWER_R8A774B1_SYSC_H__ */